

# MIXED SIGNAL MICROCONTROLLER

#### **FEATURES**

- Low Supply Voltage Range 1.8 V to 3.6 V
- Ultra-Low Power Consumption
  - Active Mode: 365 µA at 1 MHz, 2.2 V
  - Standby Mode (VLO): 0.5 μA
  - Off Mode (RAM Retention): 0.1 μA
- Wake-Up From Standby Mode in Less Than 1 µs
- 16-Bit RISC Architecture, 62.5-ns Instruction Cycle Time
- Three-Channel Internal DMA
- 12-Bit Analog-to-Digital (A/D) Converter With Internal Reference, Sample-and-Hold, and Autoscan Feature
- Dual 12-Bit Digital-to-Analog (D/A) Converters
   With Synchronization
- 16-Bit Timer\_A With Three Capture/Compare Registers
- 16-Bit Timer\_B With Seven Capture/Compare-With-Shadow Registers
- On-Chip Comparator
- Four Universal Serial Communication Interfaces (USCIs)
  - USCI\_A0 and USCI\_A1
    - Enhanced UART Supporting Auto-Baudrate Detection
    - IrDA Encoder and Decoder
    - Synchronous SPI
  - USCI\_B0 and USCI\_B1
    - I<sup>2</sup>C™
    - Synchronous SPI
- Supply Voltage Supervisor/Monitor With Programmable Level Detection
- Brownout Detector
- Bootstrap Loader

- Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse
- Family Members:
  - MSP430F2416
    - 92KB + 256B Flash Memory
    - 4KB RAM
  - MSP430F2417
    - 92KB + 256B Flash Memory
    - 8KB RAM
  - MSP430F2418
    - 116KB + 256B Flash Memory
    - 8KB RAM
  - MSP430F2419
    - 120KB + 256B Flash Memory
    - 4KB RAM
  - MSP430F2616
    - 92KB + 256B Flash Memory
    - 4KB RAM
  - MSP430F2617
    - 92KB + 256B Flash Memory
    - 8KB RAM
  - MSP430F2618
    - 116KB + 256B Flash Memory
    - 8KB RAM
  - MSP430F2619
    - 120KB + 256B Flash Memory
    - 4KB RAM
- Available in 80-Pin Quad Flat Pack (LQFP), 64-Pin LQFP, and 113-Pin Ball Grid Array (BGA) (See Table 1)
- For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### DESCRIPTION

The Texas Instruments MSP430 family of ultralow-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The calibrated digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430F261x and MSP430F241x series are microcontroller configurations with two built-in 16-bit timers, a fast 12-bit A/D converter, a comparator, dual 12-bit D/A converters, four universal serial communication interface (USCI) modules, DMA, and up to 64 I/O pins. The MSP430F241x devices are identical to the MSP430F261x devices, with the exception that the DAC12 and the DMA modules are not implemented.

Typical applications include sensor systems, industrial control applications, and hand-held meters. The 12mmx12mm LQFP-64 package is also available as a non-magnetic package for medical imaging applications.

Table 1. Available Options<sup>(1)</sup>

| T <sub>A</sub> | PACKAGED DEVICES (2)                                                                                                            |                                                                                                                                              |                                                                                                                                                       |  |  |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                | PLASTIC 113-PIN BGA (ZQW)                                                                                                       | PLASTIC 80-PIN LQFP (PN)                                                                                                                     | PLASTIC 64-PIN LQFP (PM)                                                                                                                              |  |  |  |  |  |  |
| -40°C to 105°C | MSP430F2416TZQW MSP430F2417TZQW MSP430F2418TZQW MSP430F2419TZQW MSP430F2616TZQW MSP430F2617TZQW MSP430F2618TZQW MSP430F2618TZQW | MSP430F2416TPN<br>MSP430F2417TPN<br>MSP430F2418TPN<br>MSP430F2419TPN<br>MSP430F2616TPN<br>MSP430F2617TPN<br>MSP430F2618TPN<br>MSP430F2619TPN | MSP430F2416TPM MSP430F2417TPM MSP430F2418TPM MSP430F2419TPM MSP430F2616TPM MSP430F2617TPM MSP430F2618TPM MSP430F2619TPM MSP430F2618TPMFNSP430F2618TPM |  |  |  |  |  |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **Development Tool Support**

All MSP430 microcontrollers include an Embedded Emulation Module (EEM) allowing advanced debugging and programming through easy-to-use development tools. Recommended hardware options include:

- Debugging and Programming Interface
  - MSP-FET430UIF (USB)
  - MSP-FET430PIF (Parallel Port)
- Debugging and Programming Interface with Target Board
  - MSP-FET430U64 (PM Package)
  - MSP-FET430U80 (PN Package)
- Standalone Target Board
  - MSP-TS430PM64
- Production Programmer
  - MSP-GANG430

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



#### Device Pinout, MSP430F241x, 80-Pin PN Package



# TEXAS INSTRUMENTS

### Device Pinout, MSP430F241x, 64-Pin PM Package





#### Device Pinout, MSP430F261x, 80-Pin PN Package





### Device Pinout, MSP430F261x, 64-Pin PM Package





# Device Pinout, 113-Pin ZQW Package

**NOTE** 

For terminal assignments, see Table 2.





#### Functional Block Diagram, MSP430F241x, 80-Pin PN Package



### Functional Block Diagram, MSP430F241x, 64-Pin PM Package





#### Functional Block Diagram, MSP430F261x, 80-Pin PN Package



# Functional Block Diagram, MSP430F261x, 64-Pin PM Package





# **Table 2. Terminal Functions**

| TERM                       | IINAL     |           |            |     |                                                                                                                   |  |  |
|----------------------------|-----------|-----------|------------|-----|-------------------------------------------------------------------------------------------------------------------|--|--|
|                            |           | NO.       |            | I/O | DESCRIPTION                                                                                                       |  |  |
| NAME                       | 64<br>PIN | 80<br>PIN | 113<br>PIN |     |                                                                                                                   |  |  |
| AV <sub>CC</sub>           | 64        | 80        | A2         |     | Analog supply voltage, positive terminal. Supplies only the analog portion of ADC12 and DAC12.                    |  |  |
| AV <sub>SS</sub>           | 62        | 78        | B2, B3     |     | Analog supply voltage, negative terminal. Supplies only the analog portion of ADC12 and DAC12.                    |  |  |
| DV <sub>CC1</sub>          | 1         | 1         | A1         |     | Digital supply voltage, positive terminal. Supplies all digital parts.                                            |  |  |
| DV <sub>SS1</sub>          | 63        | 79        | А3         |     | Digital supply voltage, negative terminal. Supplies all digital parts.                                            |  |  |
| DV <sub>CC2</sub>          |           | 52        | F12        |     | Digital supply voltage, positive terminal. Supplies all digital parts.                                            |  |  |
| DV <sub>SS2</sub>          |           | 53        | E12        |     | Digital supply voltage, negative terminal. Supplies all digital parts.                                            |  |  |
| P1.0/TACLK/CAOUT           | 12        | 12        | G2         | I/O | General-purpose digital I/O pin Timer_A, clock signal TACLK input Comparator_A output                             |  |  |
| P1.1/TA0                   | 13        | 13        | H1         | I/O | General-purpose digital I/O pin Timer_A, capture: CCI0A input, compare: Out0 output BSL transmit                  |  |  |
| P1.2/TA1                   | 14        | 14        | H2         | I/O | General-purpose digital I/O pin Timer_A, capture: CCI1A input, compare: Out1 output                               |  |  |
| P1.3/TA2                   | 15        | 15        | J1         | I/O | General-purpose digital I/O pin Timer_A, capture: CCI2A input, compare: Out2 output                               |  |  |
| P1.4/SMCLK                 | 16        | 16        | J2         | I/O | General-purpose digital I/O pin SMCLK signal output                                                               |  |  |
| P1.5/TA0                   | 17        | 17        | K1         | I/O | General-purpose digital I/O pin Timer_A, compare: Out0 output                                                     |  |  |
| P1.6/TA1                   | 18        | 18        | K2         | I/O | General-purpose digital I/O pin Timer_A, compare: Out1 output                                                     |  |  |
| P1.7/TA2                   | 19        | 19        | L1         | I/O | General-purpose digital I/O pin Timer_A, compare: Out2 output                                                     |  |  |
| P2.0/ACLK/CA2              | 20        | 20        | M1         | I/O | General-purpose digital I/O pin ACLK output/Comparator_A input                                                    |  |  |
| P2.1/TAINCLK/CA3           | 21        | 21        | M2         | I/O | General-purpose digital I/O pin Timer_A, clock signal at INCLK                                                    |  |  |
| P2.2/CAOUT/TA0/CA4         | 22        | 22        | МЗ         | I/O | General-purpose digital I/O pin Timer_A, capture: CCI0B input Comparator_A output BSL receive Comparator_A input  |  |  |
| P2.3/CA0/TA1               | 23        | 23        | L3         | I/O | General-purpose digital I/O pin Timer_A, compare: Out1 output Comparator_A input                                  |  |  |
| P2.4/CA1/TA2               | 24        | 24        | L4         | I/O | General-purpose digital I/O pin Timer_A, compare: Out2 output Comparator_A input                                  |  |  |
| P2.5/R <sub>OSC</sub> /CA5 | 25        | 25        | M4         | I/O | General-purpose digital I/O pin Input for external resistor defining the DCO nominal frequency Comparator_A input |  |  |



# **Table 2. Terminal Functions (continued)**

| TEI                                         | RMINAL    |           |            |     |                                                                                                                 |  |  |
|---------------------------------------------|-----------|-----------|------------|-----|-----------------------------------------------------------------------------------------------------------------|--|--|
|                                             |           | NO.       |            | 1/0 | DESCRIPTION                                                                                                     |  |  |
| NAME                                        | 64<br>PIN | 80<br>PIN | 113<br>PIN | 1/0 | DESCRIPTION                                                                                                     |  |  |
| P2.6/ADC12CLK/<br>DMAE0 <sup>(1)</sup> /CA6 | 26        | 26        | J4         | I/O | General-purpose digital I/O pin Conversion clock - 12-bit ADC DMA channel 0 external trigger Comparator_A input |  |  |
| P2.7/TA0/CA7                                | 27        | 27        | L5         | I/O | General-purpose digital I/O pin Timer_A, compare: Out0 output Comparator_A input                                |  |  |
| P3.0/UCB0STE/<br>UCA0CLK                    | 28        | 28        | M5         | I/O | General-purpose digital I/O pin USCI_B0 slave transmit enable/USCI_A0 clock input/output                        |  |  |
| P3.1/UCB0SIMO/<br>UCB0SDA                   | 29        | 29        | L6         | I/O | General-purpose digital I/O pin USCI_B0 slave-in master-out in SPI mode, SDA I2C data in I2C mode               |  |  |
| P3.2/UCB0SOMI/<br>UCB0SCL                   | 30        | 30        | M6         | I/O | General-purpose digital I/O pin USCI_B0 slave-out master-in in SPI mode, SCL I2C clock in I2C mode              |  |  |
| P3.3/UCB0CLK/<br>UCA0STE                    | 31        | 31        | L7         | I/O | General-purpose digital I/O USCI_B0 clock input/output, USCI_A0 slave transmit enable                           |  |  |
| P3.4/UCA0TXD/<br>UCA0SIMO                   | 32        | 32        | M7         | I/O | General-purpose digital I/O pin USCI_A transmit data output in UART mode, slave data in/master out in SPI mode  |  |  |
| P3.5/UCA0RXD/<br>UCA0SOMI                   | 33        | 33        | L8         | I/O | General-purpose digital I/O pin USCI_A0 receive data input in UART mode, slave data out/master in in SPI mode   |  |  |
| P3.6/UCA1TXD/<br>UCA1SIMO                   | 34        | 34        | M8         | I/O | General-purpose digital I/O pin USCI_A1 transmit data output in UART mode, slave data in/master out in SPI mode |  |  |
| P3.7/UCA1RXD/<br>UCA1SOMI                   | 35        | 35        | L9         | I/O | General-purpose digital I/O pin USCI_A1 receive data input in UART mode, slave data out/master in in SPI mode   |  |  |
| P4.0/TB0                                    | 36        | 36        | M9         | I/O | General-purpose digital I/O pin Timer_B, capture: CCI0A/B input, compare: Out0 output                           |  |  |
| P4.1/TB1                                    | 37        | 37        | J9         | I/O | General-purpose digital I/O pin Timer_B, capture: CCI1A/B input, compare: Out1 output                           |  |  |
| P4.2/TB2                                    | 38        | 38        | M10        | I/O | General-purpose digital I/O pin Timer_B, capture: CCI2A/B input, compare: Out2 output                           |  |  |
| P4.3/TB3                                    | 39        | 39        | L10        | I/O | General-purpose digital I/O pin Timer_B, capture: CCI3A/B input, compare: Out3 output                           |  |  |
| P4.4/TB4                                    | 40        | 40        | M11        | I/O | General-purpose digital I/O pin Timer_B, capture: CCI4A/B input, compare: Out4 output                           |  |  |
| P4.5/TB5                                    | 41        | 41        | M12        | I/O | General-purpose digital I/O pin Timer_B, capture: CCI5A/B input, compare: Out5 output                           |  |  |
| P4.6/TB6                                    | 42        | 42        | L12        | I/O | General-purpose digital I/O pin Timer_B, capture: CCI6A input, compare: Out6 output                             |  |  |
| P4.7/TBCLK                                  | 43        | 43        | K11        | I/O | General-purpose digital I/O pin Timer_B, clock signal TBCLK input                                               |  |  |



# **Table 2. Terminal Functions (continued)**

| TERM                        | INAL      |           |            |     | minal Functions (continued)                                                                                                      |
|-----------------------------|-----------|-----------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------|
|                             |           | NO.       |            | I/O | DESCRIPTION                                                                                                                      |
| NAME                        | 64<br>PIN | 80<br>PIN | 113<br>PIN | 1/0 | DESCRIPTION                                                                                                                      |
| P5.0/UCB1STE/<br>UCA1CLK    | 44        | 44        | K12        | I/O | General-purpose digital I/O pin USCI_B1 slave transmit enable/USCI_A1 clock input/output                                         |
| P5.1/UCB1SIMO/<br>UCB1SDA   | 45        | 45        | J11        | I/O | General-purpose digital I/O pin USCI_B1 slave-in master-out in SPI mode, SDA I2C data in I2C mode                                |
| P5.2/UCB1SOMI/<br>UCB1SCL   | 46        | 46        | J12        | I/O | General-purpose digital I/O pin USCI_B1 slave-out master-in in SPI mode, SCL I2C clock in I2C mode                               |
| P5.3/UCB1CLK/<br>UCA1STE    | 47        | 47        | H11        | I/O | General-purpose digital I/O USCI_B1 clock input/output, USCI_A1 slave transmit enable                                            |
| P5.4/MCLK                   | 48        | 48        | H12        | I/O | General-purpose digital I/O pin Main system clock MCLK output                                                                    |
| P5.5/SMCLK                  | 49        | 49        | G11        | I/O | General-purpose digital I/O pin Submain system clock SMCLK output                                                                |
| P5.6/ACLK                   | 50        | 50        | G12        | I/O | General-purpose digital I/O pin Auxiliary clock ACLK output                                                                      |
| P5.7/TBOUTH/SVSOUT          | 51        | 51        | F11        | I/O | General-purpose digital I/O pin Switch all PWM digital output ports to high impedance - Timer_B TB0 to TB6 SVS comparator output |
| P6.0/A0                     | 59        | 75        | D4         | I/O | General-purpose digital I/O pin Analog input A0 - 12-bit ADC                                                                     |
| P6.1/A1                     | 60        | 76        | A4         | I/O | General-purpose digital I/O pin Analog input A1 - 12-bit ADC                                                                     |
| P6.2/A2                     | 61        | 77        | B4         | I/O | General-purpose digital I/O pin Analog input A2 - 12-bit ADC                                                                     |
| P6.3/A3                     | 2         | 2         | B1         | I/O | General-purpose digital I/O pin Analog input A3 - 12-bit ADC                                                                     |
| P6.4/A4                     | 3         | 3         | C1         | I/O | General-purpose digital I/O pin Analog input A4 - 12-bit ADC                                                                     |
| P6.5/A5/DAC1 <sup>(2)</sup> | 4         | 4         | C2,<br>C3  | I/O | General-purpose digital I/O pin Analog input A5 - 12-bit ADC DAC12.1 output                                                      |
| P6.6/A6/DAC0 <sup>(2)</sup> | 5         | 5         | D1         | I/O | General-purpose digital I/O pin Analog input A6 - 12-bit ADC DAC12.0 output                                                      |
| P6.7/A7/DAC1 (2)/SVSIN      | 6         | 6         | D2         | I/O | General-purpose digital I/O pin Analog input A7 - 12-bit ADC DAC12.1 output SVS input                                            |
| P7.0                        |           | 54        | E11        | I/O | General-purpose digital I/O pin                                                                                                  |
| P7.1                        |           | 55        | D12        | I/O | General-purpose digital I/O pin                                                                                                  |
| P7.2                        |           | 56        | D11        | I/O | General-purpose digital I/O pin                                                                                                  |
| P7.3                        |           | 57        | C12        | I/O | General-purpose digital I/O pin                                                                                                  |
| P7.4                        |           | 58        | C11        | I/O | General-purpose digital I/O pin                                                                                                  |

(2) MSP430F261x devices only



### **Table 2. Terminal Functions (continued)**

| TE                                      | RMINAL    |           |            |     |                                                                                                                                       |
|-----------------------------------------|-----------|-----------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------|
|                                         |           | NO.       |            | I/O | DESCRIPTION                                                                                                                           |
| NAME                                    | 64<br>PIN | 80<br>PIN | 113<br>PIN | 1/0 | DESCRI HON                                                                                                                            |
| P7.5                                    |           | 59        | B12        | I/O | General-purpose digital I/O pin                                                                                                       |
| P7.6                                    |           | 60        | A12        | I/O | General-purpose digital I/O pin                                                                                                       |
| P7.7                                    |           | 61        | A11        | I/O | General-purpose digital I/O pin                                                                                                       |
| P8.0                                    |           | 62        | B10        | I/O | General-purpose digital I/O pin                                                                                                       |
| P8.1                                    |           | 63        | A10        | I/O | General-purpose digital I/O pin                                                                                                       |
| P8.2                                    |           | 64        | D9         | I/O | General-purpose digital I/O pin                                                                                                       |
| P8.3                                    |           | 65        | A9         | I/O | General-purpose digital I/O pin                                                                                                       |
| P8.4                                    |           | 66        | В9         | I/O | General-purpose digital I/O pin                                                                                                       |
| P8.5                                    |           | 67        | B8         | I/O | General-purpose digital I/O pin                                                                                                       |
| P8.6/XT2OUT                             |           | 68        | A8         | I/O | General-purpose digital I/O pin Output terminal of crystal oscillator XT2                                                             |
| P8.7/XT2IN                              |           | 69        | A7         | I/O | General-purpose digital I/O pin Input port for crystal oscillator XT2. Only standard crystals can be connected.                       |
| XT2OUT                                  | 52        |           |            | 0   | Output terminal of crystal oscillator XT2                                                                                             |
| XT2IN                                   | 53        |           |            | ı   | Input port for crystal oscillator XT2                                                                                                 |
| RST/NMI                                 | 58        | 74        | B5         | I   | Reset input, nonmaskable interrupt input port, or bootstrap loader start (in flash devices)                                           |
| TCK                                     | 57        | 73        | A5         | 1   | Test clock (JTAG). TCK is the clock input port for device programming test and bootstrap loader start                                 |
| TDI/TCLK                                | 55        | 71        | A6         | 1   | Test data input or test clock input. The device protection fuse is connected to TDI/TCLK.                                             |
| TDO/TDI                                 | 54        | 70        | B7         | I/O | Test data output port. TDO/TDI data output or programming data input terminal.                                                        |
| TMS                                     | 56        | 72        | В6         | I   | Test mode select. TMS is used as an input port for device programming and test.                                                       |
| V <sub>eREF+</sub> /DAC0 <sup>(3)</sup> | 10        | 10        | F2         | I   | Input for an external reference voltage/DAC12.0 output                                                                                |
| V <sub>REF+</sub>                       | 7         | 7         | E2         | 0   | Output of positive terminal of the reference voltage in the ADC12                                                                     |
| V <sub>REF-</sub> /V <sub>eREF-</sub>   | 11        | 11        | G1         | I   | Negative terminal for the reference voltage for both sources, the internal reference voltage or an external applied reference voltage |
| XIN                                     | 8         | 8         | E1         | 1   | Input port for crystal oscillator XT1. Standard or watch crystals can be connected.                                                   |
| XOUT                                    | 9         | 9         | F1         | 0   | Output port for crystal oscillator XT1. Standard or watch crystals can be connected.                                                  |
| Reserved                                | -         | -         | (4)        | NA  | Reserved pins. Connection to DV <sub>SS</sub> , AV <sub>SS</sub> recommended.                                                         |

MSP430F261x devices only Reserved pins are L2, E4, F4, G4, H4, D5, E5, F5, G5, H5, J5, D6, E6, H6, J6, D7, E7, H7, J7, D8, E8, F8, G8, H8, J8, E9, F9, G9, H9, B11, L11.



#### SHORT-FORM DESCRIPTION

#### **CPU**

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

#### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 3 shows examples of the three types of instruction formats; Table 4 shows the address modes.



**Table 3. Instruction Word Formats** 

| INSTRUCTION FORMAT                | EXAMPLE   | OPERATION             |
|-----------------------------------|-----------|-----------------------|
| Dual operands, source-destination | ADD R4,R5 | R4 + R5 -> R5         |
| Single operands, destination only | CALL R8   | PC ->(TOS), R8-> PC   |
| Relative jump, un/conditional     | JNE       | Jump-on-equal bit = 0 |

#### **Table 4. Address Mode Descriptions**

| ADDRESS MODE           | S <sup>(1)</sup> | D <sup>(1)</sup> | SYNTAX          | EXAMPLE          | OPERATION                      |
|------------------------|------------------|------------------|-----------------|------------------|--------------------------------|
| Register               | ✓                | ✓                | MOV Rs,Rd       | MOV R10,R11      | R10 -> R11                     |
| Indexed                | ✓                | ✓                | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | M(2+R5)-> M(6+R6)              |
| Symbolic (PC relative) | ✓                | ✓                | MOV EDE,TONI    |                  | M(EDE) -> M(TONI)              |
| Absolute               | <b>✓</b>         | ✓                | MOV &MEM,&TCDAT |                  | M(MEM) -> M(TCDAT)             |
| Indirect               | <b>√</b>         |                  | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | M(R10) -> M(Tab+R6)            |
| Indirect autoincrement | <b>√</b>         |                  | MOV @Rn+,Rm     | MOV @R10+,R11    | M(R10) -> R11<br>R10 + 2-> R10 |
| Immediate              | ✓                |                  | MOV #X,TONI     | MOV #45,TONI     | #45 -> M(TONI)                 |

(1) S = source, D = destination



#### **Operating Modes**

The MSP430 has one active mode and five software-selectable low-power modes of operation. An interrupt event can wake the device from any of the five low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active
  - MCLK is disabled
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - ACLK and SMCLK remain active. MCLK is disabled
  - DCO's dc-generator is disabled if DCO not used in active mode
- Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator remains enabled
  - ACLK remains active
- Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK and SMCLK are disabled
  - DCO's dc-generator is disabled
  - Crystal oscillator is stopped



#### **Interrupt Vector Addresses**

The interrupt vectors and the power-up starting address are located in the address range of 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed) the CPU enters LPM4 immediately after power-up.

**Table 5. Interrupt Sources** 

| INTERRUPT SOURCE                                                                           | INTERRUPT FLAG                                           | SYSTEM<br>INTERRUPT                               | WORD ADDRESS     | PRIORITY        |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------|------------------|-----------------|
| Power-up External reset Watchdog Timer+ Flash key violation PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV<br>See <sup>(2)</sup> | Reset                                             | OFFFEh           | 31, highest     |
| NMI<br>Oscillator fault<br>Flash memory access violation                                   | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup>             | (Non)maskable,<br>(Non)maskable,<br>(Non)maskable | 0FFFCh           | 30              |
| Timer_B7                                                                                   | TBCCR0 CCIFG <sup>(4)</sup>                              | Maskable                                          | 0FFFAh           | 29              |
| Timer_B7                                                                                   | TBCCR1 to TBCCR6 CCIFGs,<br>TBIFG <sup>(2)(4)</sup>      | Maskable                                          | 0FFF8h           | 28              |
| Comparator_A+                                                                              | CAIFG                                                    | Maskable                                          | 0FFF6h           | 27              |
| Watchdog Timer+                                                                            | WDTIFG                                                   | Maskable                                          | 0FFF4h           | 26              |
| Timer_A3                                                                                   | TACCR0 CCIFG <sup>(4)</sup>                              | Maskable                                          | 0FFF2h           | 25              |
| Timer_A3                                                                                   | TACCR1 CCIFG<br>TACCR2 CCIFG <sup>(2)(4)</sup>           | Maskable                                          | 0FFF0h           | 24              |
| USCI_A0/USCI_B0 receive<br>USCI_B0 I2C status                                              | UCA0RXIFG, UCB0RXIFG <sup>(2)(5)</sup>                   | Maskable                                          | 0FFEEh           | 23              |
| USCI_A0/USCI_B0 transmit<br>USCI_B0 I2C receive or transmit                                | UCA0TXIFG, UCB0TXIFG (2)(6)                              | Maskable                                          | 0FFECh           | 22              |
| ADC12                                                                                      | ADC12IFG <sup>(2)(4)</sup>                               | Maskable                                          | 0FFEAh           | 21              |
|                                                                                            |                                                          |                                                   | 0FFE8h           | 20              |
| I/O port P2 (eight flags)                                                                  | P2IFG.0 to P2IFG.7 <sup>(2)(4)</sup>                     | Maskable                                          | 0FFE6h           | 19              |
| I/O port P1 (eight flags)                                                                  | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup>                     | Maskable                                          | 0FFE4h           | 18              |
| USCI_A1/USCI_B1 receive<br>USCI_B1 I2C status                                              | UCA1RXIFG, UCB1RXIFG <sup>(2)(5)</sup>                   | Maskable                                          | 0FFE2h           | 17              |
| USCI_A1/USCI_B1 transmit<br>USCI_B1 I2C receive or transmit                                | UCA1TXIFG, UCB1TXIFG <sup>(2)(6)</sup>                   | Maskable                                          | 0FFE0h           | 16              |
| DMA                                                                                        | DMA0IFG, DMA1IFG,<br>DMA2IFG <sup>(2)(4)</sup>           | Maskable                                          | 0FFDEh           | 15              |
| DAC12                                                                                      | DAC12_0IFG, DAC12_1IFG <sup>(2)(4)</sup>                 | Maskable                                          | 0FFDCh           | 14              |
| See (7)(8)                                                                                 |                                                          |                                                   | 0FFDAh to 0FFC0h | 15 to 0, lowest |

<sup>(1)</sup> A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges.

<sup>(2)</sup> Multiple source flags

<sup>(3) (</sup>Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot.

<sup>(4)</sup> Interrupt flags are located in the module.

<sup>(5)</sup> In SPI mode: UCB0RXIFG. In I2C mode: UCALIFG, UCNACKIFG, ICSTTIFG, UCSTPIFG.

<sup>(6)</sup> In UART/SPI mode: UCB0TXIFG. In I2C mode: UCB0RXIFG, UCB0TXIFG.

<sup>(7)</sup> The address 0FFBEh is used as bootstrap loader security key (BSLSKEY).

A 0AA55h at this location disables the BSL completely.

A zero disables the erasure of the flash if an invalid password is supplied.

<sup>(8)</sup> The interrupt vectors at addresses 0FFDAh to 0FFC0h are not used in this device and can be used for regular program code if necessary.



#### **Special Function Registers**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

**Legend** rw: Bit can be read and written.

rw-0,1: Bit can be read and written. It is reset or set by PUC. rw-(0,1): Bit can be read and written. It is reset or set by POR.

SFR bit is not present in device.

### Table 6. Interrupt Enable Register 1 and 2

| Address | 7 | 6 | 5      | 4     | 3 | 2 | 1    | 0     |
|---------|---|---|--------|-------|---|---|------|-------|
| 00h     |   |   | ACCVIE | NMIIE |   |   | OFIE | WDTIE |
|         |   |   | rw-0   | rw-0  |   |   | rw-0 | rw-0  |

WDTIE Watchdog Timer interrupt enable. Inactive if watchdog mode is selected. Active if Watchdog Timer is configured in

interval timer mode.

OFIE Oscillator fault interrupt enable

NMIIE (Non)maskable interrupt enable

ACCVIE Flash access violation interrupt enable

| Address | 7 | 6 | 5 | 4 | 3        | 2        | 1               | 0               |
|---------|---|---|---|---|----------|----------|-----------------|-----------------|
| 01h     |   |   |   |   | UCB0TXIE | UCB0RXIE | <b>UCA0TXIE</b> | <b>UCA0RXIE</b> |
|         |   |   |   |   | rw-0     | rw-0     | rw-0            | rw-∩            |

UCA0RXIE USCI\_A0 receive interrupt enable
UCA0TXIE USCI\_A0 transmit interrupt enable
UCB0RXIE USCI\_B0 receive interrupt enable
UCB0TXIE USCI\_B0 transmit interrupt enable

#### Table 7. Interrupt Flag Register 1 and 2

| Address | 7 | 6 | 5 | 4      | 3      | 2      | 1     | 0      |
|---------|---|---|---|--------|--------|--------|-------|--------|
| 02h     |   |   |   | NMIIFG | RSTIFG | PORIFG | OFIFG | WDTIFG |
|         |   |   |   | rw-0   | rw-(0) | rw-(1) | rw-1  | rw-(0) |

**WDTIFG** Set on watchdog timer overflow (in watchdog mode) or security key violation.

Reset on V<sub>CC</sub> power-on or a reset condition at the RST/NMI pin in reset mode.

**OFIFG** Flag set on oscillator fault.

**PORIFG** Power-On Reset interrupt flag. Set on V<sub>CC</sub> power-up.

**RSTIFG** External reset interrupt flag. Set on a reset condition at RST/NMI pin in reset mode. Reset on V<sub>CC</sub> power-up.

NMIIFG Set via RST/NMI pin

| Address | 7 | 6 | 5 | 4 | 3         | 2         | 1         | 0         |
|---------|---|---|---|---|-----------|-----------|-----------|-----------|
| 03h     |   |   |   |   | UCB0TXIFG | UCB0RXIFG | UCA0TXIFG | UCA0RXIFG |
|         |   |   |   |   | nu 1      | nu O      | nu 1      | rw O      |

UCA0RXIFG USCI\_A0 receive interrupt flag
UCA0TXIFG USCI\_A0 transmit interrupt flag
UCB0RXIFG USCI\_B0 receive interrupt flag
UCB0TXIFG USCI\_B0 transmit interrupt flag



### **Memory Organization**

**Table 8. Memory Organization** 

|                                     |           | MSP430F2416<br>MSP430F2616 | MSP430F2417<br>MSP430F2617 | MSP430F2418<br>MSP430F2618 | MSP430F2419<br>MSP430F2619 |
|-------------------------------------|-----------|----------------------------|----------------------------|----------------------------|----------------------------|
| Memory                              | Size      | 92KB                       | 92KB                       | 116KB                      | 120KB                      |
| Main: interrupt vector              | Flash     | 0x0FFFF-0x0FFC0            | 0x0FFFF-0x0FFC0            | 0x0FFFF-0x0FFC0            | 0x0FFFF-0x0FFC0            |
| Main: code memory                   | Flash     | 0x18FFF-0x02100            | 0x19FFF-0x03100            | 0x1FFFF-0x03100            | 0x1FFFF-0x02100            |
| RAM (total)                         | Size      | 4KB<br>0x020FF-0x01100     | 8KB<br>0x030FF-0x01100     | 8KB<br>0x030FF-0x01100     | 4KB<br>0x020FF-0x01100     |
| Extended                            | Size      | 2KB<br>0x020FF-0x01900     | 6KB<br>0x030FF-0x01900     | 6KB<br>0x030FF-0x01900     | 2KB<br>0x020FF-0x01900     |
| Mirrored                            | Size      | 2KB<br>0x018FF-0x01100     | 2KB<br>0x018FF-0x01100     | 2KB<br>0x018FF-0x01100     | 2KB<br>0x018FF-0x01100     |
| Information memory                  | Size      | 256 Byte                   | 256 Byte                   | 256 Byte                   | 256 Byte                   |
|                                     | Flash     | 0x010FF-0x01000            | 0x010FF-0x01000            | 0x010FF-0x01000            | 0x010FF-0x01000            |
| Boot memory                         | Size      | 1KB                        | 1KB                        | 1KB                        | 1KB                        |
|                                     | ROM       | 0x00FFF-0x00C00            | 0x00FFF-0x00C00            | 0x00FFF-0x00C00            | 0x00FFF-0x00C00            |
| RAM (mirrored at 0x18FF to 0x01100) | Size      | 2KB<br>0x009FF-0x00200     | 2KB<br>0x009FF-0x00200     | 2KB<br>0x009FF-0x00200     | 2KB<br>0x009FF-0x00200     |
| Peripherals                         | 16-bit    | 0x001FF-0x00100            | 0x001FF-0x00100            | 0x001FF-0x00100            | 0x001FF-0x00100            |
|                                     | 8-bit     | 0x000FF-0x00010            | 0x000FF-0x00010            | 0x000FF-0x00010            | 0x000FF-0x00010            |
|                                     | 8-bit SFR | 0x0000F-0x00000            | 0x0000F-0x00000            | 0x0000F-0x00000            | 0x0000F-0x00000            |

#### **Bootstrap Loader (BSL)**

The MSP430 BSL enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by a user-defined password. For complete description of the features of the BSL and its implementation, see the MSP430 Programming Via the Bootstrap Loader (BSL) User's Guide (SLAU319).

**Table 9. BSL Pin Functions** 

| BSL FUNCTION  | PM, PN PACKAGE<br>PINS | ZQW PACKAGE<br>PINS |
|---------------|------------------------|---------------------|
| Data Transmit | 13 - P1.1              | H1 - P1.1           |
| Data Receive  | 22 - P2.2              | M3 - P2.2           |

#### Flash Memory

The flash memory can be programmed via the JTAG port, the bootstrap loader, or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually, or as a group with segments 0 to n. Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset segment A is protected against programming and erasing. It
  can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is
  required.
- Flash content integrity check with marginal read modes



#### **Peripherals**

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the MSP430x2xx Family User's Guide (SLAU144).

#### **DMA Controller**

The DMA controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA controller can be used to move data from the ADC12 conversion memory to RAM. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode without having to awaken to move data to or from a peripheral.

### **Oscillator and System Clock**

The clock system in the MSP430F241x and MSP430F261x family of devices is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very low-power low-frequency oscillator, an internal digitally controlled oscillator (DCO), and a high-frequency crystal oscillator. The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF oscillator.
- · Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

The DCO settings to calibrate the DCO output frequency are stored in the information memory segment A.

#### Calibration Data Stored in Information Memory Segment A

Calibration data is stored for the DCO and for the ADC12. It is organized in a tag-length-value (TLV) structure.

Table 10. Tags Used by the TLV Structure

| NAME        | ADDRESS | VALUE | DESCRIPTION                                                                                 |
|-------------|---------|-------|---------------------------------------------------------------------------------------------|
| TAG_DCO_30  | 0x10F6  | 0x01  | DCO frequency calibration at V <sub>CC</sub> = 3 V and T <sub>A</sub> = 25°C at calibration |
| TAG_ADC12_1 | 0x10DA  | 80x0  | ADC12_1 calibration tag                                                                     |
| TAG_EMPTY   | -       | 0xFE  | Identifier for empty memory areas                                                           |

Table 11. Labels Used by the ADC Calibration Structure

| LABEL                 | CONDITION AT CALIBRATION                                         | SIZE | ADDRESS<br>OFFSET |
|-----------------------|------------------------------------------------------------------|------|-------------------|
| CAL_ADC_25T85         | INCHx = 0x1010, REF2_5 = 1, T <sub>A</sub> = 85°C                | word | 0x000E            |
| CAL_ADC_25T30         | INCHx = 0x1010, REF2_5 = 1, T <sub>A</sub> = 30°C                | word | 0x000C            |
| CAL_ADC_25VREF_FACTOR | REF2_5 = 1, T <sub>A</sub> = 30°C                                | word | 0x000A            |
| CAL_ADC_15T85         | INCHx = 0x1010, REF2_5 = 0, T <sub>A</sub> = 85°C                | word | 0x0008            |
| CAL_ADC_15T30         | INCHx = 0x1010, REF2_5 = 0, T <sub>A</sub> = 30°C                | word | 0x0006            |
| CAL_ADC_15VREF_FACTOR | REF2_5 = 0, $T_A = 30^{\circ}C$                                  | word | 0x0004            |
| CAL_ADC_OFFSET        | External V <sub>REF</sub> = 1.5 V, f <sub>ADC12CLK</sub> = 5 MHz | word | 0x0002            |
| CAL_ADC_GAIN_FACTOR   | External V <sub>REF</sub> = 1.5 V, f <sub>ADC12CLK</sub> = 5 MHz | word | 0x0000            |
| CAL_BC1_1MHZ          | -                                                                | byte | 0x0007            |
| CAL_DCO_1MHZ          | -                                                                | byte | 0x0006            |
| CAL_BC1_8MHZ          | -                                                                | byte | 0x0005            |
| CAL_DCO_8MHZ          | -                                                                | byte | 0x0004            |
| CAL_BC1_12MHZ         | -                                                                | byte | 0x0003            |
| CAL_DCO_12MHZ         | -                                                                | byte | 0x0002            |
| CAL_BC1_16MHZ         | -                                                                | byte | 0x0001            |
| CAL_DCO_16MHZ         | -                                                                | byte | 0x0000            |



#### **Brownout, Supply Voltage Supervisor (SVS)**

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off. The SVS circuitry detects if the supply voltage drops below a user selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (SVM) (the device is not automatically reset).

The CPU begins code execution after the brownout circuit releases the device reset. However,  $V_{CC}$  may not have ramped to  $V_{CC(min)}$  at that time. The user must ensure that the default DCO settings are not changed until  $V_{CC}$  reaches  $V_{CC(min)}$ . If desired, the SVS circuit can be used to determine when  $V_{CC}$  reaches  $V_{CC(min)}$ .

#### Digital I/O

There are up to eight 8-bit I/O ports implemented—ports P1 through P8:

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition is possible.
- Edge-selectable interrupt input capability for all the eight bits of port P1 and port P2.
- Read and write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup or pulldown resistor.
- Ports P7 and P8 can be accessed word-wise.

#### Watchdog Timer (WDT+)

The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.

#### **Hardware Multiplier**

The multiplication operation is supported by a dedicated peripheral module. The module performs 16x16, 16x8, 8x16, and 8x8 bit operations. The module is capable of supporting signed and unsigned multiplication as well as signed and unsigned multiply and accumulate operations. The result of an operation can be accessed immediately after the operands have been loaded into the peripheral registers. No additional clock cycles are required.

#### **Universal Serial Communication Interface (USCI)**

The USCI modules are used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3 pin or 4 pin) or I<sup>2</sup>C, and asynchronous combination protocols such as UART, enhanced UART with automatic baudrate detection (LIN), and IrDA.

The USCI A module provides support for SPI (3 pin or 4 pin), UART, enhanced UART, and IrDA.

The USCI\_B module provides support for SPI (3 pin or 4 pin) and I<sup>2</sup>C



#### Timer\_A3

Timer\_A3 is a 16-bit timer/counter with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 12. Timer\_A3 Signal Connections

| INPUT PIN | NUMBER    | DEVICE INPUT        | MODULE          | MODULE | MODULE           | OUTPUT P  | N NUMBER   |
|-----------|-----------|---------------------|-----------------|--------|------------------|-----------|------------|
| ZQW       | PM, PN    | SIGNAL              | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL | PM, PN    | ZQW        |
| G2 - P1.0 | 12 - P1.0 | TACLK               | TACLK           | Timer  | NA               |           |            |
|           |           | ACLK                | ACLK            |        |                  |           |            |
|           |           | SMCLK               | SMCLK           |        |                  |           |            |
| M2 - P2.1 | 21 - P2.1 | TAINCLK             | INCLK           |        |                  |           |            |
| H1 - P1.1 | 13 - P1.1 | TA0                 | CCI0A           | CCR0   | TA0              | 13 - P1.1 | H1 - P1.1  |
| M3 - P2.2 | 22 - P2.2 | TA0                 | CCI0B           |        |                  | 17 - P1.5 | K1 - P1.5  |
|           |           | DV <sub>SS</sub>    | GND             |        |                  | 27 - P2.7 | L5 - P2.7  |
|           |           | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |           |            |
| H2 - P1.2 | 14 - P1.2 | TA1                 | CCI1A           | CCR1   | TA1              | 14 - P1.2 | H2 - P1.2  |
|           |           | CAOUT<br>(internal) | CCI1B           |        |                  | 18 - P1.6 | K2 - P1.6  |
|           |           | DV <sub>SS</sub>    | GND             |        |                  | 23 - P2.3 | L3 - P2.3  |
|           |           | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  | ADC12     | (internal) |
|           |           |                     |                 |        |                  | DAC12_0   | (internal) |
|           |           |                     |                 |        |                  | DAC12_1   | (internal) |
| J1 - P1.3 | 15 - P1.3 | TA2                 | CCI2A           | CCR2   | TA2              | 15 - P1.3 | J1 - P1.3  |
|           |           | ACLK (internal)     | CCI2B           |        |                  | 19 - P1.7 | L1 - P1.7  |
|           |           | DV <sub>SS</sub>    | GND             |        |                  | 24 - P2.4 | L4 - P2.4  |
|           |           | DV <sub>CC</sub>    | V <sub>CC</sub> |        |                  |           |            |



#### Timer B7

Timer\_B7 is a 16-bit timer/counter with seven capture/compare registers. Timer\_B7 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_B7 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

Table 13. Timer\_B3, Timer\_B7 Signal Connections

| INPUT PIN  | NUMBER    | DEVICE INPUT     | MODULE          | MODULE | MODULE           | OUTPUT P            | IN NUMBER  |
|------------|-----------|------------------|-----------------|--------|------------------|---------------------|------------|
| ZQW        | PM, PN    | SIGNAL           | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL | PM, PN              | ZQW        |
| K11 - P4.7 | 43 - P4.7 | TBCLK            | TBCLK           | Timer  | NA               |                     |            |
|            |           | ACLK             | ACLK            |        |                  |                     |            |
|            |           | SMCLK            | SMCLK           |        |                  |                     |            |
| K11 - P4.7 | 43 - P4.7 | TBCLK            | INCLK           |        |                  |                     |            |
| M9 - P4.0  | 36 - P4.0 | TB0              | CCI0A           | CCR0   | TB0              | 36 - P4.0           | M9 - P4.0  |
| M9- P4.0   | 36 - P4.0 | TB0              | CCI0B           |        |                  | ADC12<br>(internal) |            |
|            |           | DV <sub>SS</sub> | GND             |        |                  |                     |            |
|            |           | DV <sub>CC</sub> | V <sub>CC</sub> |        |                  |                     |            |
| J9 - P4.1  | 37 - P4.1 | TB1              | CCI1A           | CCR1   | TB1              | 37 - P4.1           | J9 - P4.1  |
| J9 - P4.1  | 37 - P4.1 | TB1              | CCI1B           |        |                  | ADC12<br>(internal) |            |
|            |           | DV <sub>SS</sub> | GND             |        |                  |                     |            |
|            |           | DV <sub>CC</sub> | V <sub>CC</sub> |        |                  |                     |            |
| M10 - P4.2 | 38 - P4.2 | TB2              | CCI2A           | CCR2   | TB2              | 38 - P4.2           | M10 - P4.2 |
| M10 - P4.2 | 38 - P4.2 | TB2              | CCI2B           |        |                  | DAC_0<br>(internal) |            |
|            |           | DV <sub>SS</sub> | GND             |        |                  | DAC_1<br>(internal) |            |
|            |           | DV <sub>CC</sub> | V <sub>CC</sub> |        |                  |                     |            |
| L10 - P4.3 | 39 - P4.3 | TB3              | CCI3A           | CCR3   | TB3              | 39 - P4.3           | L10 - P4.3 |
| L10 - P4.3 | 39 - P4.3 | TB3              | CCI3B           |        |                  |                     |            |
|            |           | DV <sub>SS</sub> | GND             |        |                  |                     |            |
|            |           | DV <sub>CC</sub> | V <sub>CC</sub> |        |                  |                     |            |
| M11 - P4.4 | 40 - P4.4 | TB4              | CCI4A           | CCR4   | TB4              | 40 - P4.4           | M11 - P4.4 |
| M11 - P4.4 | 40 - P4.4 | TB4              | CCI4B           |        |                  |                     |            |
|            |           | DV <sub>SS</sub> | GND             |        |                  |                     |            |
|            |           | DV <sub>CC</sub> | V <sub>CC</sub> |        |                  |                     |            |
| M12 - P4.5 | 41 - P4.5 | TB5              | CCI5A           | CCR5   | TB5              | 41 - P4.5           | M12 - P4.5 |
| M12 - P4.5 | 41 - P4.5 | TB5              | CCI5B           |        |                  |                     |            |
|            |           | DV <sub>SS</sub> | GND             |        |                  |                     |            |
|            |           | DV <sub>CC</sub> | V <sub>CC</sub> |        |                  |                     |            |
| L12 - P4.6 | 42 - P4.6 | TB6              | CCI6A           | CCR6   | TB6              | 42 - P4.6           | L12 - P4.6 |
|            |           | ACLK (internal)  | CCI6B           |        |                  |                     |            |
|            |           | DV <sub>SS</sub> | GND             |        |                  |                     |            |
|            |           | DV <sub>CC</sub> | V <sub>CC</sub> |        |                  |                     |            |



#### Comparator A+

The primary function of the Comparator\_A+ module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.

#### ADC12

The ADC12 module supports fast 12-bit analog-to-digital conversions. The module implements a 12-bit SAR core, sample select control, reference generator, and a 16-word conversion-and-control buffer. The conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without any CPU intervention.

#### DAC12

The DAC12 module is a 12-bit R-ladder voltage-output digital-to-analog converter (DAC). The DAC12 may be used in 8-bit or 12-bit mode and may be used in conjunction with the DMA controller. When multiple DAC12 modules are present, they may be grouped together for synchronous operation.



### **Peripheral File Map**

# Table 14. Peripherals File Map

| MODULE               | REGISTER                          | SHORT FORM | ADDRESS |
|----------------------|-----------------------------------|------------|---------|
| DMA <sup>(1)</sup>   | DMA channel 2 transfer size       | DMA2SZ     | 0x01F2  |
|                      | DMA channel 2 destination address | DMA2DA     | 0x01EE  |
|                      | DMA channel 2 source address      | DMA2SA     | 0x01EA  |
|                      | DMA channel 2 control             | DMA2CTL    | 0x01E8  |
|                      | DMA channel 1 transfer size       | DMA1SZ     | 0x01E6  |
|                      | DMA channel 1 destination address | DMA1DA     | 0x01E2  |
|                      | DMA channel 1 source address      | DMA1SA     | 0x01DE  |
|                      | DMA channel 1 control             | DMA1CTL    | 0x01DC  |
|                      | DMA channel 0 transfer size       | DMA0SZ     | 0x01DA  |
|                      | DMA channel 0 destination address | DMA0DA     | 0x01D6  |
|                      | DMA channel 0 source address      | DMA0SA     | 0x01D2  |
|                      | DMA channel 0 control             | DMA0CTL    | 0x01D0  |
|                      | DMA module interrupt vector word  | DMAIV      | 0x0126  |
|                      | DMA module control 1              | DMACTL1    | 0x0124  |
|                      | DMA module control 0              | DMACTL0    | 0x0122  |
| DAC12 <sup>(1)</sup> | DAC12_1 data                      | DAC12_1DAT | 0x01CA  |
|                      | DAC12_1 control                   | DAC12_1CTL | 0x01C2  |
|                      | DAC12_0 data                      | DAC12_0DAT | 0x01C8  |
|                      | DAC12_0 control                   | DAC12_0CTL | 0x01C0  |



| MODULE | REGISTER                       | SHORT FORM  | ADDRESS |
|--------|--------------------------------|-------------|---------|
| ADC12  | Interrupt vector word register | ADC12IV     | 0x01A8  |
|        | Interrupt enable register      | ADC12IE     | 0x01A6  |
|        | Interrupt flag register        | ADC12IFG    | 0x01A4  |
|        | Control register 1             | ADC12CTL1   | 0x01A2  |
|        | Control register 0             | ADC12CTL0   | 0x01A0  |
|        | Conversion memory 15           | ADC12MEM15  | 0x015E  |
|        | Conversion memory 14           | ADC12MEM14  | 0x015C  |
|        | Conversion memory 13           | ADC12MEM13  | 0x015A  |
|        | Conversion memory 12           | ADC12MEM12  | 0x0158  |
|        | Conversion memory 11           | ADC12MEM11  | 0x0156  |
|        | Conversion memory 10           | ADC12MEM10  | 0x0154  |
|        | Conversion memory 9            | ADC12MEM9   | 0x0152  |
|        | Conversion memory 8            | ADC12MEM8   | 0x0150  |
|        | Conversion memory 7            | ADC12MEM7   | 0x014E  |
|        | Conversion memory 6            | ADC12MEM6   | 0x014C  |
|        | Conversion memory 5            | ADC12MEM5   | 0x014A  |
|        | Conversion memory 4            | ADC12MEM4   | 0x0148  |
|        | Conversion memory 3            | ADC12MEM3   | 0x0146  |
|        | Conversion memory 2            | ADC12MEM2   | 0x0144  |
|        | Conversion memory 1            | ADC12MEM1   | 0x0142  |
|        | Conversion memory 0            | ADC12MEM0   | 0x0140  |
|        | ADC memory-control register15  | ADC12MCTL15 | 0x008F  |
|        | ADC memory-control register14  | ADC12MCTL14 | 0x008E  |
|        | ADC memory-control register13  | ADC12MCTL13 | 0x008D  |
|        | ADC memory-control register12  | ADC12MCTL12 | 0x008C  |
|        | ADC memory-control register11  | ADC12MCTL11 | 0x008B  |
|        | ADC memory-control register10  | ADC12MCTL10 | 0x008A  |
|        | ADC memory-control register9   | ADC12MCTL9  | 0x0089  |
|        | ADC memory-control register8   | ADC12MCTL8  | 0x0088  |
|        | ADC memory-control register7   | ADC12MCTL7  | 0x0087  |
|        | ADC memory-control register6   | ADC12MCTL6  | 0x0086  |
|        | ADC memory-control register5   | ADC12MCTL5  | 0x0085  |
|        | ADC memory-control register4   | ADC12MCTL4  | 0x0084  |
|        | ADC memory-control register3   | ADC12MCTL3  | 0x0083  |
|        | ADC memory-control register2   | ADC12MCTL2  | 0x0082  |
|        | ADC memory-control register1   | ADC12MCTL1  | 0x0081  |
|        | ADC memory-control register0   | ADC12MCTL0  | 0x0080  |



| MODULE     | REGISTER                              | SHORT FORM | ADDRESS |
|------------|---------------------------------------|------------|---------|
| Timer_B7   | Capture/compare register 6            | TBCCR6     | 0x019E  |
|            | Capture/compare register 5            | TBCCR5     | 0x019C  |
|            | Capture/compare register 4            | TBCCR4     | 0x019A  |
|            | Capture/compare register 3            | TBCCR3     | 0x0198  |
|            | Capture/compare register 2            | TBCCR2     | 0x0196  |
|            | Capture/compare register 1            | TBCCR1     | 0x0194  |
|            | Capture/compare register 0            | TBCCR0     | 0x0192  |
|            | Timer_B register                      | TBR        | 0x0190  |
|            | Capture/compare control 6             | TBCCTL6    | 0x018E  |
|            | Capture/compare control 5             | TBCCTL5    | 0x018C  |
|            | Capture/compare control 4             | TBCCTL4    | 0x018A  |
|            | Capture/compare control 3             | TBCCTL3    | 0x0188  |
|            | Capture/compare control 2             | TBCCTL2    | 0x0186  |
|            | Capture/compare control 1             | TBCCTL1    | 0x0184  |
|            | Capture/compare control 0             | TBCCTL0    | 0x0182  |
|            | Timer_B control                       | TBCTL      | 0x0180  |
|            | Timer_B interrupt vector              | TBIV       | 0x011E  |
| Timer_A3   | Capture/compare register 2            | TACCR2     | 0x0176  |
|            | Capture/compare register 1            | TACCR1     | 0x0174  |
|            | Capture/compare register 0            | TACCR0     | 0x0172  |
|            | Timer_A register                      | TAR        | 0x0170  |
|            | Reserved                              |            | 0x016E  |
|            | Reserved                              |            | 0x016C  |
|            | Reserved                              |            | 0x016A  |
|            | Reserved                              |            | 0x0168  |
|            | Capture/compare control 2             | TACCTL2    | 0x0166  |
|            | Capture/compare control 1             | TACCTL1    | 0x0164  |
|            | Capture/compare control 0             | TACCTL0    | 0x0162  |
|            | Timer_A control                       | TACTL      | 0x0160  |
|            | Timer_A interrupt vector              | TAIV       | 0x012E  |
| Hardware   | Sum extend                            | SUMEXT     | 0x013E  |
| Multiplier | Result high word                      | RESHI      | 0x013C  |
|            | Result low word                       | RESLO      | 0x013A  |
|            | Second operand                        | OP2        | 0x0138  |
|            | Multiply signed +accumulate/operand 1 | MACS       | 0x0136  |
|            | Multiply+accumulate/operand 1         | MAC        | 0x0134  |
|            | Multiply signed/operand 1             | MPYS       | 0x0132  |
|            | Multiply unsigned/operand 1           | MPY        | 0x0130  |
| Flash      | Flash control 4                       | FCTL4      | 0x01BE  |
|            | Flash control 3                       | FCTL3      | 0x012C  |
|            | Flash control 2                       | FCTL2      | 0x012A  |
|            | Flash control 1                       | FCTL1      | 0x0128  |
| Watchdog   | Watchdog Timer control                | WDTCTL     | 0x0120  |



| MODULE        | REGISTER                       | SHORT FORM | ADDRESS |
|---------------|--------------------------------|------------|---------|
| JSCI_A0/B0    | USCI_A0 auto baud rate control | UCA0ABCTL  | 0x005D  |
|               | USCI_A0 transmit buffer        | UCA0TXBUF  | 0x0067  |
|               | USCI_A0 receive buffer         | UCA0RXBUF  | 0x0066  |
|               | USCI_A0 status                 | UCA0STAT   | 0x0065  |
|               | USCI_A0 modulation control     | UCA0MCTL   | 0x0064  |
|               | USCI_A0 baud rate control 1    | UCA0BR1    | 0x0063  |
|               | USCI_A0 baud rate control 0    | UCA0BR0    | 0x0062  |
|               | USCI_A0 control 1              | UCA0CTL1   | 0x0061  |
|               | USCI_A0 control 0              | UCA0CTL0   | 0x0060  |
|               | USCI_A0 IrDA receive control   | UCA0IRRCTL | 0x005F  |
|               | USCI_A0 IrDA transmit control  | UCA0IRTCLT | 0x005E  |
|               | USCI_B0 transmit buffer        | UCB0TXBUF  | 0x006F  |
|               | USCI_B0 receive buffer         | UCB0RXBUF  | 0x006E  |
|               | USCI_B0 status                 | UCB0STAT   | 0x006D  |
|               | USCI_B0 I2C Interrupt enable   | UCB0CIE    | 0x006C  |
|               | USCI_B0 baud rate control 1    | UCB0BR1    | 0x006B  |
|               | USCI_B0 baud rate control 0    | UCB0BR0    | 0x006A  |
|               | USCI_B0 control 1              | UCB0CTL1   | 0x0069  |
|               | USCI_B0 control 0              | UCB0CTL0   | 0x0068  |
|               | USCI_B0 I2C slave address      | UCB0SA     | 0x011A  |
|               | USCI_B0 I2C own address        | UCB0OA     | 0x0118  |
| JSCI_A1/B1    | USCI_A1 auto baud rate control | UCA1ABCTL  | 0x00CD  |
|               | USCI_A1 transmit buffer        | UCA1TXBUF  | 0x00D7  |
|               | USCI_A1 receive buffer         | UCA1RXBUF  | 0x00D6  |
|               | USCI_A1 status                 | UCA1STAT   | 0x00D5  |
|               | USCI_A1 modulation control     | UCA1MCTL   | 0x00D4  |
|               | USCI_A1 baud rate control 1    | UCA1BR1    | 0x00D3  |
|               | USCI_A1 baud rate control 0    | UCA1BR0    | 0x00D2  |
|               | USCI_A1 control 1              | UCA1CTL1   | 0x00D1  |
|               | USCI_A1 control 0              | UCA1CTL0   | 0x00D0  |
|               | USCI_A1 IrDA receive control   | UCA1IRRCTL | 0x00CF  |
|               | USCI_A1 IrDA transmit control  | UCA1IRTCLT | 0x00CE  |
|               | USCI_B1 transmit buffer        | UCB1TXBUF  | 0x00DF  |
|               | USCI_B1 receive buffer         | UCB1RXBUF  | 0x00DE  |
|               | USCI_B1 status                 | UCB1STAT   | 0x00DD  |
|               | USCI_B1 I2C Interrupt enable   | UCB1CIE    | 0x00DC  |
|               | USCI_B1 baud rate control 1    | UCB1BR1    | 0x00DB  |
|               | USCI_B1 baud rate control 0    | UCB1BR0    | 0x00DA  |
|               | USCI_B1 control 1              | UCB1CTL1   | 0x00D9  |
|               | USCI_B1 control 0              | UCB1CTL0   | 0x00D8  |
|               | USCI_B1 I2C slave address      | UCB1SA     | 0x017E  |
|               | USCI_B1 I2C own address        | UCB1OA     | 0x017C  |
|               | USCI_A1/B1 interrupt enable    | UC1IE      | 0x0006  |
|               | USCI_A1/B1 interrupt flag      | UC1IFG     | 0x0007  |
| Comparator_A+ | Comparator_A port disable      | CAPD       | 0x005B  |
|               | Comparator_A control2          | CACTL2     | 0x005A  |
|               | Comparator_A control1          | CACTL1     | 0x0059  |



| MODULE                 | REGISTER                                        | SHORT FORM | ADDRESS |
|------------------------|-------------------------------------------------|------------|---------|
| Basic Clock            | Basic clock system control 3                    | BCSCTL3    | 0x0053  |
|                        | Basic clock system control 2                    | BCSCTL2    | 0x0058  |
|                        | Basic clock system control 1                    | BCSCTL1    | 0x0057  |
|                        | DCO clock frequency control                     | DCOCTL     | 0x0056  |
| Brownout, SVS          | SVS control register (reset by brownout signal) | SVSCTL     | 0x0055  |
| Port PA <sup>(2)</sup> | Port PA resistor enable                         | PAREN      | 0x0014  |
|                        | Port PA selection                               | PASEL      | 0x003E  |
|                        | Port PA direction                               | PADIR      | 0x003C  |
|                        | Port PA output                                  | PAOUT      | 0x003A  |
|                        | Port PA input                                   | PAIN       | 0x0038  |
| Port P8 <sup>(2)</sup> | Port P8 resistor enable                         | P8REN      | 0x0015  |
|                        | Port P8 selection                               | P8SEL      | 0x003F  |
|                        | Port P8 direction                               | P8DIR      | 0x003D  |
|                        | Port P8 output                                  | P8OUT      | 0x003B  |
|                        | Port P8 input                                   | P8IN       | 0x0039  |
| Port P7 <sup>(3)</sup> | Port P7 resistor enable                         | P7REN      | 0x0014  |
|                        | Port P7 selection                               | P7SEL      | 0x003E  |
|                        | Port P7 direction                               | P7DIR      | 0x003C  |
|                        | Port P7 output                                  | P7OUT      | 0x003A  |
|                        | Port P7 input                                   | P7IN       | 0x0038  |
| Port P6                | Port P6 resistor enable                         | P6REN      | 0x0013  |
|                        | Port P6 selection                               | P6SEL      | 0x0037  |
|                        | Port P6 direction                               | P6DIR      | 0x0036  |
|                        | Port P6 output                                  | P6OUT      | 0x0035  |
|                        | Port P6 input                                   | P6IN       | 0x0034  |
| Port P5                | Port P5 resistor enable                         | P5REN      | 0x0012  |
|                        | Port P5 selection                               | P5SEL      | 0x0033  |
|                        | Port P5 direction                               | P5DIR      | 0x0032  |
|                        | Port P5 output                                  | P5OUT      | 0x0031  |
|                        | Port P5 input                                   | P5IN       | 0x0030  |
| Port P4                | Port P4 selection                               | P4SEL      | 0x001F  |
|                        | Port P4 resistor enable                         | P4REN      | 0x0011  |
|                        | Port P4 direction                               | P4DIR      | 0x001E  |
|                        | Port P4 output                                  | P4OUT      | 0x001D  |
|                        | Port P4 input                                   | P4IN       | 0x001C  |
| Port P3                | Port P3 resistor enable                         | P3REN      | 0x0010  |
|                        | Port P3 selection                               | P3SEL      | 0x001B  |
|                        | Port P3 direction                               | P3DIR      | 0x001A  |
|                        | Port P3 output                                  | P3OUT      | 0x0019  |
|                        | Port P3 input                                   | P3IN       | 0x0018  |

<sup>(2) 80-</sup>pin PN and 113-pin ZQW devices only(3) 80-pin PN and 113-pin ZQW devices only



| MODULE            | REGISTER                      | SHORT FORM | ADDRESS |
|-------------------|-------------------------------|------------|---------|
| Port P2           | Port P2 resistor enable       | P2REN      | 0x002F  |
|                   | Port P2 selection             | P2SEL      | 0x002E  |
|                   | Port P2 interrupt enable      | P2IE       | 0x002D  |
|                   | Port P2 interrupt-edge select | P2IES      | 0x002C  |
|                   | Port P2 interrupt flag        | P2IFG      | 0x002B  |
|                   | Port P2 direction             | P2DIR      | 0x002A  |
|                   | Port P2 output                | P2OUT      | 0x0029  |
|                   | Port P2 input                 | P2IN       | 0x0028  |
| Port P1           | Port P1 resistor enable       | P1REN      | 0x0027  |
|                   | Port P1 selection             | P1SEL      | 0x0026  |
|                   | Port P1 interrupt enable      | P1IE       | 0x0025  |
|                   | Port P1 interrupt-edge select | P1IES      | 0x0024  |
|                   | Port P1 interrupt flag        | P1IFG      | 0x0023  |
|                   | Port P1 direction             | P1DIR      | 0x0022  |
|                   | Port P1 output                | P1OUT      | 0x0021  |
|                   | Port P1 input                 | P1IN       | 0x0020  |
| Special Functions | SFR interrupt flag 2          | IFG2       | 0x0003  |
|                   | SFR interrupt flag 1          | IFG1       | 0x0002  |
|                   | SFR interrupt enable 2        | IE2        | 0x0001  |
|                   | SFR interrupt enable 1        | IE1        | 0x0000  |



# Absolute Maximum Ratings(1)

|       | Voltage applied at V <sub>CC</sub> to V <sub>SS</sub> | -0.3 V to 4.1 V                   |                |
|-------|-------------------------------------------------------|-----------------------------------|----------------|
|       | Voltage applied to any pin (2)                        | -0.3 V to V <sub>CC</sub> + 0.3 V |                |
|       | Diode current at any device terminal                  |                                   |                |
| _     | Ctanana tanananatura (3)                              | Unprogrammed device               | -55°C to 150°C |
| I stg | Storage temperature (3)                               | Programmed device                 | -55°C to 150°C |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.
- (3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

### **Recommended Operating Conditions**

|                                                                                  |                                                                        |                                                       | MIN | MAX  | UNIT     |
|----------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|-----|------|----------|
| V                                                                                | Supply voltage (AV <sub>CC</sub> = DV <sub>CC</sub> = $V_{CC}^{(1)}$ ) | During program execution                              | 1.8 | 3.6  | V        |
| V <sub>CC</sub>                                                                  |                                                                        | During flash program/erase                            | 2.2 | 3.6  | V        |
| $V_{SS}$ Supply voltage (AV <sub>SS</sub> = DV <sub>SS</sub> = V <sub>SS</sub> ) |                                                                        |                                                       | 0   | 0    | <b>V</b> |
| _                                                                                | Operating free-air temperature                                         | I version                                             | -40 | 85   | °C       |
| T <sub>A</sub>                                                                   |                                                                        | T version                                             | -40 | 105  |          |
|                                                                                  |                                                                        | V <sub>CC</sub> = 1.8 V,<br>Duty cycle = 50% ± 10%    | dc  | 4.15 |          |
| f <sub>SYSTEM</sub>                                                              | Processor frequency (maximum MCLK frequency) (2)(3)                    | $V_{CC} = 2.7 \text{ V},$<br>Duty cycle = 50% ± 10%   | dc  | 12   | MHz      |
|                                                                                  |                                                                        | $V_{CC} \ge 3.3 \text{ V},$<br>Duty cycle = 50% ± 10% | dc  | 16   |          |

- It is recommended to power AV<sub>CC</sub> and DV<sub>CC</sub> from the same source. A maximum difference of 0.3 V between AV<sub>CC</sub> and DV<sub>CC</sub> can be tolerated during power-up.
- (2) The MSP430 CPU is clocked directly with MCLK. Both the high and low phases of MCLK must not exceed the pulse duration of the specified maximum frequency.
- (3) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.

Figure 1. Operating Area



#### **Electrical Characteristics**

# Active Mode Supply Current Into $V_{\text{CC}}$ Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1)(2)

|                        | PARAMETER                        | TEST CONDITIONS                                                                                       | $T_A$         | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------|---------------|-----------------|-----|-----|-----|------|
|                        |                                  | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                     | -40°C to 85°C | 2.2.1/          |     | 365 | 395 |      |
|                        |                                  | f <sub>ACLK</sub> = 32768 Hz,<br>Program executes in flash,                                           | 105°C         | 2.2 V           |     | 375 | 420 |      |
| I <sub>AM,1MHz</sub>   | Active mode (AM) current (1 MHz) | Active mode (AM) RCSCTL1 - CALBC1 1MHZ                                                                | -40°C to 85°C |                 |     | 515 | 560 | μΑ   |
| ,                      | current (1 WH12)                 | DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 0, SCG0 = 0,<br>SCG1 = 0, OSCOFF = 0                                | 105°C         | 3 V             |     | 525 | 595 |      |
|                        |                                  | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                     | -40°C to 85°C | 2.2 V           |     | 330 | 370 |      |
|                        |                                  | f <sub>ACLK</sub> = 32768 Hz,<br>Program executes in RAM,                                             | 105°C         | 2.2 V           |     | 340 | 390 |      |
| I <sub>AM,1MHz</sub>   | Active mode (AM) current (1 MHz) |                                                                                                       | -40°C to 85°C |                 |     | 460 | 495 | μΑ   |
|                        |                                  |                                                                                                       | 105°C         | 3 V             |     | 470 | 520 |      |
|                        |                                  | f <sub>MCLK</sub> = f <sub>SMCLK</sub> = f <sub>ACLK</sub> = 32768 Hz/8                               | -40°C to 85°C | 2.2 V           |     | 2.1 | 9   |      |
|                        |                                  | = 4096 Hz,<br>f <sub>DCO</sub> = 0 Hz,                                                                | 105°C         | 2.2 V           |     | 15  | 31  |      |
| lare and               | Active mode (AM)                 | Program executes in flash,                                                                            | -40°C to 85°C | 3 V             |     | 3   | 11  | μA   |
| I <sub>AM,4kHz</sub>   | current (4 kHz)                  | SELMx = 11, SELS = 1,<br>DIVMx = DIVSx = DIVAx = 11,<br>CPUOFF = 0, SCG0 = 1,<br>SCG1 = 0, OSCOFF = 0 | 105°C         | 3 V             |     | 19  | 32  | μπ   |
|                        |                                  | $f_{MCLK} = f_{SMCLK} = f_{DCO(0, 0)} \approx 100 \text{ kHz},$                                       | -40°C to 85°C | 2.2 V           |     | 67  | 86  |      |
|                        | Active mode (AM)                 | f <sub>ACLK</sub> = 0 Hz,<br>Program executes in flash,                                               | 105°C         | 2.2 V           |     | 80  | 99  |      |
| I <sub>AM,100kHz</sub> | current (100 kHz)                |                                                                                                       | -40°C to 85°C | 3 V             |     | 84  | 107 | μA   |
|                        |                                  |                                                                                                       | 105°C         | 3 V             |     | 99  | 128 |      |

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF.



# Typical Characteristics - Active Mode Supply Current (Into V<sub>cc</sub>)









# Low-Power Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (1) (2)

| PA                       | ARAMETER                                       | TEST CONDITIONS                                                                                         | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP  | MAX  | UNIT |
|--------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------|-----------------|-----|------|------|------|
|                          |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                              | -40°C to 85°C  | 0.0.1/          |     | 68   | 63   |      |
|                          |                                                | $f_{SMCLK} = f_{DCO} = 1 \text{ MHz},$<br>$f_{ACLK} = 32,768 \text{ Hz},$                               | 105°C          | 2.2 V           |     | 83   | 98   | μA   |
| I <sub>LPM0,1MHz</sub>   | Low-power mode 0 (LPM0) current <sup>(3)</sup> | BCSCTL1 = CALBC1_1MHZ, DCOCTL = CALDC0_1MHZ, CPUOFF = 1, SCG0 = 0, SCG1 = 0, OSCOFF = 0                 | -40°C to 85°C  |                 |     | 87   | 105  |      |
| ·                        | (LPIMO) current                                |                                                                                                         | 105°C          | 3 V             |     | 100  | 125  |      |
|                          |                                                | f <sub>MCLK</sub> = 0 MHz,                                                                              | -40°C to 85°C  | 2.2 V           |     | 37   | 49   |      |
|                          | Low-power mode 0                               | $f_{\text{SMCLK}} = f_{\text{DCO}(0, 0)} \approx 100 \text{ kHz},$<br>$f_{\text{ACLK}} = 0 \text{ Hz},$ | 105°C          | Z.Z V           |     | 50   | 62   | _    |
| I <sub>LPM0,100kHz</sub> | (LPM0) current <sup>(3)</sup>                  | RSELx = 0, $DCOx = 0$ ,                                                                                 | -40°C to 85°C  |                 |     | 40   | 55   | μA   |
|                          |                                                | CPUOFF = 1, SCG0 = 0,<br>SCG1 = 0, OSCOFF = 1                                                           | 105°C          | 3 V             |     | 57   | 73   |      |
|                          |                                                | f <sub>MCLK</sub> = f <sub>SMCLK</sub> = 0 MHz, f <sub>DCO</sub> = 1                                    | -40°C to 85°C  | 0.01/           |     | 23   | 33   |      |
|                          |                                                | MHz,<br>f <sub>ACLK</sub> = 32,768 Hz,                                                                  | 105°C          | 2.2 V           |     | 35   | 46   |      |
| I <sub>LPM2</sub>        | Low-power mode 2 (LPM2) current <sup>(4)</sup> | BCSCTL1 = CALBC1_1MHZ,                                                                                  | -40°C to 85°C  |                 |     | 25   | 36   | μΑ   |
| LI WZ                    | (LFMZ) current                                 | DCOCTL = CALDCO_1MHZ,<br>CPUOFF = 1, SCG0 = 0,<br>SCG1 = 1, OSCOFF = 0                                  | 105°C          | 3 V             |     | 40   | 55   |      |
|                          |                                                |                                                                                                         | -40°C          |                 |     | 0.8  | 1.2  |      |
|                          | Low-power mode 3 (LPM3) current <sup>(3)</sup> |                                                                                                         | 25°C           | 2.2 V           |     | 1    | 1.3  | μΑ   |
|                          |                                                |                                                                                                         | 85°C           |                 |     | 4.6  | 7    |      |
|                          |                                                |                                                                                                         | 105°C          |                 |     | 14   | 24   |      |
| I <sub>LPM3,LFXT1</sub>  |                                                |                                                                                                         | -40°C          |                 |     | 0.9  | 1.3  |      |
|                          |                                                |                                                                                                         | 25°C           | 3 V             |     | 1.1  | 1.5  |      |
|                          |                                                |                                                                                                         | 85°C           |                 |     | 5.5  | 8    |      |
|                          |                                                |                                                                                                         | 105°C          |                 |     | 17   | 30   |      |
|                          |                                                |                                                                                                         | -40°C          |                 |     | 0.4  | 1    |      |
|                          |                                                |                                                                                                         | 25°C           | 2.2 V           |     | 0.5  | 1    |      |
|                          |                                                | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                       | 85°C           |                 |     | 4.3  | 6.5  |      |
| ı                        | Low-power mode 3                               | f <sub>ACLK</sub> from internal LF oscillator (VLO),                                                    | 105°C          |                 |     | 14   | 24   | μA   |
| I <sub>LPM3,VLO</sub>    | (LPM3) current <sup>(4)</sup>                  | (VLO),<br>CPUOFF = 1, SCG0 = 1,                                                                         | -40°C          |                 |     | 0.6  | 1.2  | μΑ   |
|                          |                                                | SCG1 = 1, OSCOFF = 0                                                                                    | 25°C           | 3 V             |     | 0.6  | 1.2  |      |
|                          |                                                |                                                                                                         | 85°C           | 3 V             |     | 5    | 7.5  |      |
|                          |                                                |                                                                                                         | 105°C          |                 |     | 16.5 | 29.5 |      |
|                          |                                                |                                                                                                         | -40°C          |                 |     | 0.1  | 0.5  |      |
|                          |                                                |                                                                                                         | 25°C           | 2.2 V           |     | 0.1  | 0.5  | μΑ   |
|                          |                                                | f f 0 MHz                                                                                               | 85°C           | Z.Z V           |     | 4    | 6    |      |
| l                        | Low-power mode 4                               | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$<br>$f_{ACLK} = 0 \text{ Hz},$                         | 105°C          |                 |     | 13   | 23   |      |
| I <sub>LPM4</sub>        | (LPM4) current <sup>(5)</sup>                  | CPUOFF = 1, SCG0 = 1,<br>SCG1 = 1, OSCOFF = 1                                                           | -40°C          |                 |     | 0.2  | 0.5  |      |
|                          |                                                | 3001 = 1, 0300FF = 1                                                                                    | 25°C           | 3 V             |     | 0.2  | 0.5  |      |
|                          |                                                |                                                                                                         | 85°C           |                 |     | 4.7  | 7    |      |
|                          |                                                |                                                                                                         | 105°C          |                 |     | 14   | 24   |      |

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. Current for brownout and WDT clocked by SMCLK included. Current for brownout and WDT clocked by ACLK included.

Current for brownout included.



# **Typical Characteristics - LPM4 Current**

#### **LPM4 CURRENT** vs **TEMPERATURE** 16.0 15.0 14.0 I\_LPM4 - Low-power mode current - µA 13.0 12.0 11.0 10.0 9.0 8.0 Vcc = 3.6 V 7.0 Vcc = 3.0 V 6.0 5.0 Vcc = 2.2 V 4.0 3.0 2.0 1.0 Vcc = 1.8 V 0.0 -40.0 -20.0 0.0 20.0 40.0 60.0 80.0 100.0 120.0 T<sub>A</sub> - Temperature - °C

Figure 4.



# Schmitt-Trigger Inputs (Ports P1 Through P8, RST/NMI, JTAG, XIN, and XT2IN)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                                       | TEST CONDITIONS                                                                                    | V <sub>cc</sub> | MIN                  | TYP | MAX                  | UNIT |
|-------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------|
|                   |                                                                 |                                                                                                    |                 | 0.45 V <sub>CC</sub> |     | 0.75 V <sub>CC</sub> |      |
| $V_{\text{IT+}}$  | Positive-going input threshold voltage                          |                                                                                                    | 2.2 V           | 1.00                 |     | 1.65                 | V    |
|                   |                                                                 |                                                                                                    | 3 V             | 1.35                 |     | 2.25                 |      |
|                   |                                                                 |                                                                                                    |                 | 0.25 V <sub>CC</sub> |     | 0.55 V <sub>CC</sub> |      |
| $V_{\text{IT-}}$  | Negative-going input threshold voltage                          |                                                                                                    | 2.2 V           | 0.55                 |     | 1.20                 | V    |
|                   |                                                                 |                                                                                                    | 3 V             | 0.75                 |     | 1.65                 |      |
| V                 | Input voltage hystoresis (\( \)                                 |                                                                                                    | 2.2 V           | 0.2                  |     | 1                    | V    |
| $V_{hys}$         | Input voltage hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) |                                                                                                    | 3 V             | 0.3                  |     | 1                    | V    |
| R <sub>Pull</sub> | Pullup/pulldown resistor                                        | For pullup: V <sub>IN</sub> = V <sub>SS</sub> ,<br>For pulldown: V <sub>IN</sub> = V <sub>CC</sub> |                 | 20                   | 35  | 50                   | kΩ   |
| Cı                | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                      |                 |                      | 5   |                      | pF   |

<sup>(1)</sup> XIN and XT2IN in bypass mode only

### Inputs (Ports P1 and P2)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER TEST CONDITIONS     |                                                                                              | V <sub>CC</sub> | MIN | MAX | UNIT |
|-----------------|-------------------------------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| t <sub>(i</sub> | nt) External interrupt timing | Port P1, P2: P1.x to P2.x, External trigger pulse width to set interrupt flag <sup>(1)</sup> | 2.2 V, 3 V      | 20  |     | ns   |

<sup>(1)</sup> An external signal sets the interrupt flag every time the minimum interrupt pulse width t<sub>(int)</sub> is met. It may be set even with trigger signals shorter than t<sub>(int)</sub>.

### Leakage Current (Ports P1 Through P8)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER              |                                | TEST CONDITIONS | V <sub>CC</sub> | MIN MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|---------|------|
| I <sub>lkg(Px.y)</sub> | High-impedance leakage current | (1) (2)         | 2.2 V, 3 V      | ±50     | nA   |

<sup>(1)</sup> The leakage current is measured with VSS or VCC applied to the corresponding pins, unless otherwise noted.

# Standard Inputs (RST/NMI)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|          | PARAMETER                | TEST CONDITIONS | V <sub>CC</sub> | MIN                 | MAX            | UNIT |
|----------|--------------------------|-----------------|-----------------|---------------------|----------------|------|
| $V_{IL}$ | Low-level input voltage  |                 | 2.2 V, 3 V      | V <sub>SS</sub>     | $V_{SS} + 0.6$ | V    |
| $V_{IH}$ | High-level input voltage |                 | 2.2 V, 3 V      | 0.8 V <sub>CC</sub> | $V_{CC}$       | V    |

<sup>(2)</sup> The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup or pulldown resistor is disabled.



### **Outputs (Ports P1 Through P8)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS                       | V <sub>cc</sub> | MIN                    | TYP MAX         | UNIT |
|-----------------|---------------------------|---------------------------------------|-----------------|------------------------|-----------------|------|
| V <sub>OH</sub> | High-level output voltage | $I_{(OHmax)} = -1.5 \text{ mA}^{(1)}$ | 2.2 V           | V <sub>CC</sub> - 0.25 | $V_{CC}$        |      |
|                 |                           | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$   | 2.2 V           | V <sub>CC</sub> - 0.6  | $V_{CC}$        | V    |
|                 |                           | $I_{(OHmax)} = -1.5 \text{ mA}^{(1)}$ | 3 V             | V <sub>CC</sub> - 0.25 | $V_{CC}$        | V    |
|                 |                           | $I_{(OHmax)} = -6 \text{ mA}^{(2)}$   | 3 V             | V <sub>CC</sub> - 0.6  | $V_{CC}$        |      |
|                 |                           | $I_{(OLmax)} = 1.5 \text{ mA}^{(1)}$  | 2.2 V           | V <sub>SS</sub>        | $V_{SS} + 0.25$ |      |
| W               | Low lovel output voltage  | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$    | 2.2 V           | V <sub>SS</sub>        | $V_{SS} + 0.6$  | V    |
| V <sub>OL</sub> | Low-level output voltage  | $I_{(OLmax)} = 1.5 \text{ mA}^{(1)}$  | 3 V             | V <sub>SS</sub>        | $V_{SS} + 0.25$ | V    |
|                 |                           | $I_{(OLmax)} = 6 \text{ mA}^{(2)}$    | 3 V             | V <sub>SS</sub>        | $V_{SS} + 0.6$  |      |

<sup>(1)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±12 mA to hold the maximum voltage drop specified.

### **Output Frequency (Ports P1 Through P8)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                      | TEST CONDITIONS                                                                        | V <sub>CC</sub> | MIN            | TYP | MAX            | UNIT  |
|-----------------------|--------------------------------|----------------------------------------------------------------------------------------|-----------------|----------------|-----|----------------|-------|
| £                     | Port output frequency          | t output frequency P1.4/SMCLK, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega^{(1)}$ | 2.2 V           | dc             |     | 10             | MHz   |
| f <sub>Px.y</sub>     | (with load)                    | P1.4/SWICEN, $C_L = 20 \text{ pr}$ , $R_L = 1 \text{ k}\Omega^{1/4/4}$                 | 3 V             | dc             |     | 12             | IVITZ |
|                       | Clock output frequency         | P2.0/ACLK/CA2, P1.4/SMCLK, C <sub>L</sub> = 20 pF <sup>(2)</sup>                       | 2.2 V           | dc             |     | 12             | MHz   |
| f <sub>Port°CLK</sub> | Clock output frequency         | 2.0/ACLR/CA2, P1.4/SMCLR, C <sub>L</sub> = 20 pr · /                                   | 3 V             | dc             |     | 16             | IVITZ |
|                       | Duty cycle of output frequency | P5.6/ACLK, C <sub>L</sub> = 20 pF, LF mode                                             |                 | 30             | 50  | 70             |       |
|                       |                                | P5.6/ACLK, C <sub>L</sub> = 20 pF, XT1 mode                                            |                 | 40             | 50  | 60             |       |
|                       |                                | P5.4/MCLK, C <sub>L</sub> = 20 pF, XT1 mode                                            |                 | 40             |     | 60             |       |
| t <sub>(Xdc)</sub>    |                                | P5.4/MCLK, C <sub>L</sub> = 20 pF, DCO                                                 |                 | 50% -<br>15 ns |     | 50% +<br>15 ns | %     |
|                       |                                | P1.4/SMCLK, C <sub>L</sub> = 20 pF, XT2 mode                                           |                 | 40             |     | 60             |       |
|                       |                                | P1.4/SMCLK, C <sub>L</sub> = 20 pF, DCO                                                |                 | 50% -<br>15 ns |     | 50% +<br>15 ns |       |

A resistive divider with two 0.5-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

<sup>(2)</sup> The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop specified.

<sup>(2)</sup> The output voltage reaches at least 10% and 90%  $V_{CC}$  at the specified toggle frequency.



## **Typical Characteristics - Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)









Figure 7.

**HIGH-LEVEL OUTPUT CURRENT** HIGH-LEVEL OUTPUT VOLTAGE 0.0  $V_{CC} = 3 V$ I OH - Typical High-Level Output Current - mA P4.5 -10.0 -20.0 -30.0  $T_A = 85^{\circ}C$ -40.0  $T_A = 25^{\circ}C$ -50.0 0.0 1.5 2.0 3.0 3.5 V<sub>OH</sub> - High-Level Output Voltage - V

Figure 8.



## POR and Brownout Reset (BOR)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                       | TEST CONDITIONS              | V <sub>CC</sub> | MIN | TYP                                  | MAX  | UNIT |
|-------------------------|-----------------------------------------------------------------|------------------------------|-----------------|-----|--------------------------------------|------|------|
| V <sub>CC(start)</sub>  | See Figure 9                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     | 0.7 <b>x</b><br>V <sub>(B_IT-)</sub> |      | V    |
| $V_{(B\_IT-)}$          | See Figure 9 through Figure 11                                  | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     |                                      | 1.71 | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 9                                                    | dV <sub>CC</sub> /dt ≤ 3 V/s |                 | 70  | 130                                  | 210  | mV   |
| t <sub>d(BOR)</sub>     | See Figure 9                                                    |                              |                 |     |                                      | 2000 | μs   |
| t <sub>(reset)</sub>    | Pulse length needed at RST/NMI pin to accepted reset internally |                              | 2.2 V,<br>3 V   | 2   |                                      |      | μs   |

(1) The current consumption of the brownout module is already included in the  $I_{CC}$  current consumption data. The voltage level  $V_{(B\_IT-)} + V_{hys(B\_IT-)}$  is  $\leq 1.8 \text{ V}$ .



Figure 9. POR and BOR vs Supply Voltage



## **Typical Characteristics - POR and BOR**



Figure 10. V<sub>CC(drop)</sub> Level With a Square Voltage Drop to Generate a POR jor BOR Signal



Figure 11.  $V_{CC(drop)}$  Level With a Triangle Voltage Drop to Generate a POR or BOR Signal



## Supply Voltage Supervisor (SVS), Supply Voltage Monitor (SVM)

| PARAMETER                | TEST CONDITIONS                                                                                                                                                                                                             |          | MIN  | TYP                | MAX                                                                                                                                   | UNIT |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|
| t <sub>(SVSR)</sub>      | dV <sub>CC</sub> /dt > 30 V/ms (see Figure 12)                                                                                                                                                                              |          | 5    |                    | 150                                                                                                                                   |      |
|                          | dV <sub>CC</sub> /dt ≤ 30 V/ms                                                                                                                                                                                              |          |      |                    | 2000                                                                                                                                  | μs   |
| t <sub>d(SVSon)</sub>    | SVSon, switch from VLD = 0 to VLD ≠ 0, V <sub>CC</sub> = 3                                                                                                                                                                  | V        |      | 150                | 300                                                                                                                                   | μs   |
| t <sub>settle</sub>      | VLD ≠ 0 <sup>(1)</sup>                                                                                                                                                                                                      |          |      |                    | 12                                                                                                                                    | μs   |
| V <sub>(SVSstart)</sub>  | VLD ≠ 0, V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 12)                                                                                                                                                                        |          |      | 1.55               | 1.7                                                                                                                                   | V    |
|                          |                                                                                                                                                                                                                             | VLD = 1  | 70   | 120                | 155                                                                                                                                   | mV   |
| $V_{hys(SVS\_IT-)}$      | $V_{CC}/dt \le 3 \text{ V/s (see Figure 12)} \qquad VLD = 2 \text{ to } 14 \qquad 0.004 \times \\ V_{(SVS\_IT-)} \qquad V_{(SVS\_IT-)} \qquad V_{(SVS\_IT-)} \qquad V_{(SVS\_IT-)} \qquad VLD = 15 \qquad 4.4 \qquad 20  r$ | V        |      |                    |                                                                                                                                       |      |
|                          |                                                                                                                                                                                                                             | VLD = 15 |      |                    | 150<br>2000<br>300<br>12<br>1.7<br>155<br>0.016 ×<br>V(SVS_IT-)<br>20<br>2.05                                                         | mV   |
| V <sub>(SVS_IT-)</sub>   |                                                                                                                                                                                                                             | VLD = 1  | 1.8  | 1.9                | 2.05                                                                                                                                  |      |
| ▼(SVS_II-)               |                                                                                                                                                                                                                             | VLD = 2  | 1.94 | 2.1                | 2.25                                                                                                                                  |      |
|                          |                                                                                                                                                                                                                             | VLD = 3  | 2.05 | 2.2                | 2.37                                                                                                                                  |      |
|                          |                                                                                                                                                                                                                             | VLD = 4  | 2.14 | 2.3                | 2.48                                                                                                                                  |      |
|                          |                                                                                                                                                                                                                             | VLD = 5  | 2.24 | 2.4                | 2.60                                                                                                                                  |      |
|                          |                                                                                                                                                                                                                             | VLD = 6  | 2.33 | 2.5                | 2.71                                                                                                                                  |      |
|                          | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                                                                                                                                                                      | VLD = 7  | 2.46 | 2.65               | 2.86                                                                                                                                  |      |
|                          | V <sub>CC</sub> /dt ≤ 3V/s (see Figure 12 and Figure 13)                                                                                                                                                                    | VLD = 8  | 2.58 | 2.8                | 3                                                                                                                                     | V    |
|                          |                                                                                                                                                                                                                             | VLD = 9  | 2.69 | 2.9                | 20<br>2.05<br>2.25<br>2.37<br>2.48<br>2.60<br>2.71<br>2.86<br>3<br>3.13<br>3.29<br>3.42<br>3.61 <sup>(2)</sup><br>3.76 <sup>(2)</sup> | v    |
|                          |                                                                                                                                                                                                                             | VLD = 10 | 2.83 | 3.05               | 3.29                                                                                                                                  |      |
|                          |                                                                                                                                                                                                                             | VLD = 11 | 2.94 | 3.2                | 3.42                                                                                                                                  |      |
|                          |                                                                                                                                                                                                                             | VLD = 12 | 3.11 | 3.35               | 3.61 <sup>(2)</sup>                                                                                                                   |      |
|                          |                                                                                                                                                                                                                             | VLD = 13 | 3.24 | 3.5                | 3.76 <sup>(2)</sup>                                                                                                                   |      |
|                          |                                                                                                                                                                                                                             | VLD = 14 | 3.43 | 3.7 <sup>(2)</sup> | 3.99 <sup>(2)</sup>                                                                                                                   |      |
|                          | V <sub>CC</sub> /dt ≤ 3 V/s (see Figure 12 and Figure 13), external voltage applied on A7                                                                                                                                   | VLD = 15 | 1.1  | 1.2                | 1.3                                                                                                                                   |      |
| I <sub>CC(SVS)</sub> (3) | VLD ≠ 0, V <sub>CC</sub> = 2.2 V, 3 V                                                                                                                                                                                       |          |      | 10                 | 15                                                                                                                                    | μΑ   |

<sup>(1)</sup>  $t_{\text{settle}}$  is the settling time that the comparator output needs to have a stable level after VLD is switched from VLD  $\neq$  0 to a different VLD value somewhere between 2 and 15. The overdrive is assumed to be >50 mV.

The recommended operating voltage range is limited to 3.6 V. The current consumption of the SVS module is not included in the  $I_{CC}$  current consumption data.





Figure 12. SVS Reset (SVSR) vs Supply Voltage



Figure 13. V<sub>CC(min)</sub>: Square Voltage Drop and Triangle Voltage Drop to Generate an SVS Signal (VLD = 1)



#### **Main DCO Characteristics**

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to:

$$f_{average} = \frac{32 \times f_{DCO(RSEL,DCO)} \times f_{DCO(RSEL,DCO+1)}}{MOD \times f_{DCO(RSEL,DCO)} + (32 - MOD) \times f_{DCO(RSEL,DCO+1)}}$$

#### **DCO Frequency**

|                        | PARAMETER                                    | TEST CONDITIONS                                    | V <sub>CC</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------------|----------------------------------------------|----------------------------------------------------|-----------------|------|------|------|-------|
|                        |                                              | RSELx < 14                                         |                 | 1.8  |      | 3.6  |       |
| $V_{CC}$               | Supply voltage                               | RSELx = 14                                         |                 | 2.2  |      | 3.6  | V     |
|                        |                                              | RSELx = 15                                         |                 | 3.0  |      | 3.6  |       |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                         | RSELx = 0, $DCOx = 0$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.06 |      | 0.14 | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                         | RSELx = 0, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.07 |      | 0.17 | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                         | RSELx = 1, DCOx = 3, MODx = 0                      | 2.2 V, 3 V      | 0.10 |      | 0.20 | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                         | RSELx = 2, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.14 |      | 0.28 | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                         | RSELx = 3, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.20 |      | 0.40 | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                         | RSELx = 4, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.28 |      | 0.54 | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                         | RSELx = 5, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.39 |      | 0.77 | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                         | RSELx = 6, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.54 |      | 1.06 | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                         | RSELx = 7, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 0.80 |      | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                         | RSELx = 8, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 1.10 |      | 2.10 | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                         | RSELx = 9, $DCOx = 3$ , $MODx = 0$                 | 2.2 V, 3 V      | 1.60 |      | 3.00 | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                        | RSELx = 10, $DCOx = 3$ , $MODx = 0$                | 2.2 V, 3 V      | 2.50 |      | 4.30 | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                        | RSELx = 11, DCOx = 3, MODx = 0                     | 2.2 V, 3 V      | 3.00 |      | 5.50 | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                        | RSELx = 12, $DCOx = 3$ , $MODx = 0$                | 2.2 V, 3 V      | 4.30 |      | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                        | RSELx = 13, $DCOx = 3$ , $MODx = 0$                | 2.2 V, 3 V      | 6.00 |      | 9.60 | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                        | RSELx = 14, DCOx = 3, MODx = 0                     | 2.2 V, 3 V      | 8.60 |      | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                        | RSELx = 15, DCOx = 3, MODx = 0                     | 3 V             | 12.0 |      | 18.5 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                        | RSELx = 15, DCOx = 7, MODx = 0                     | 3 V             | 16.0 |      | 26.0 | MHz   |
| S <sub>RSEL</sub>      | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$ | 2.2 V, 3 V      |      |      | 1.55 | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1     | $S_{DCO} = f_{DCO(RSEL,DCO+1)}/f_{DCO(RSEL,DCO)}$  | 2.2 V, 3 V      | 1.05 | 1.08 | 1.12 | ratio |
|                        | Duty cycle                                   | Measured at P1.4/SMCLK                             | 2.2 V, 3 V      | 40   | 50   | 60   | %     |



## **Calibrated DCO Frequencies - Tolerance at Calibration**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                          | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>cc</sub> | MIN   | TYP  | MAX   | UNIT |
|-------------------------|------------------------------------|------------------------------------------------------------------------|----------------|-----------------|-------|------|-------|------|
|                         | Frequency tolerance at calibration |                                                                        | 25°C           | 3 V             | -1    | ±0.2 | +1    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value            | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 0.990 | 1    | 1.010 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value            | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C           | 3 V             | 7.920 | 8    | 8.080 | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value           | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C           | 3 V             | 11.88 | 12   | 12.12 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value           | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C           | 3 V             | 15.84 | 16   | 16.16 | MHz  |

## Calibrated DCO Frequencies - Tolerance Over Temperature 0°C to 85°C

|                         | PARAMETER                         | TEST CONDITIONS                             | T <sub>A</sub> | V <sub>CC</sub> | MIN   | TYP  | MAX   | UNIT |
|-------------------------|-----------------------------------|---------------------------------------------|----------------|-----------------|-------|------|-------|------|
|                         | 1-MHz tolerance over temperature  |                                             | 0°C to 85°C    | 3 V             | -2.5  | ±0.5 | +2.5  | %    |
|                         | 8-MHz tolerance over temperature  |                                             | 0°C to 85°C    | 3 V             | -2.5  | ±1.0 | +2.5  | %    |
|                         | 12-MHz tolerance over temperature |                                             | 0°C to 85°C    | 3 V             | -2.5  | ±1.0 | +2.5  | %    |
|                         | 16-MHz tolerance over temperature |                                             | 0°C to 85°C    | 3 V             | -3    | ±2.0 | +3    | %    |
|                         |                                   | BCSCTL1 = CALBC1_1MHZ,                      |                | 2.2 V           | 0.970 | 1    | 1.030 |      |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value           | DCOCTL = CALDCO_1MHZ,                       | 0°C to 85°C    | 3 V             | 0.975 | 1    | 1.025 | MHz  |
|                         |                                   | Gating time: 5 ms                           |                | 3.6 V           | 0.970 | 1    | 1.030 | Ÿ    |
|                         |                                   | BCSCTL1 = CALBC1 8MHZ,                      |                | 2.2 V           | 7.760 | 8    | 8.40  |      |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value           | DCOCTL = CALDCO_8MHZ,                       | 0°C to 85°C    | 3 V             | 7.800 | 8    | 8.20  | MHz  |
|                         |                                   | Gating time: 5 ms                           |                | 3.6 V           | 7.600 | 8    | 8.24  | Ÿ    |
|                         |                                   | BCSCTL1 = CALBC1_12MHZ,                     |                | 2.2 V           | 11.64 | 12   | 12.36 |      |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value          | DCOCTL = CALDCO_12MHZ,                      | 0°C to 85°C    | 3 V             | 11.64 | 12   | 12.36 | MHz  |
|                         |                                   | Gating time: 5 ms                           |                | 3.6 V           | 11.64 | 12   | 12.36 |      |
|                         |                                   | BCSCTL1 = CALBC1_16MHZ,                     |                | 3 V             | 15.52 | 16   | 16.48 |      |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value          | DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 0°C to 85°C    | 3.6 V           | 15.00 | 16   | 16.48 | MHz  |



## Calibrated DCO Frequencies - Tolerance Over Supply Voltage V<sub>CC</sub>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                             | TEST CONDITIONS                                                        | TA   | V <sub>cc</sub> | MIN   | TYP | MAX   | UNIT |
|-------------------------|---------------------------------------|------------------------------------------------------------------------|------|-----------------|-------|-----|-------|------|
|                         | 1-MHz tolerance over V <sub>CC</sub>  |                                                                        | 25°C | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 8-MHz tolerance over V <sub>CC</sub>  |                                                                        | 25°C | 1.8 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 12-MHz tolerance over V <sub>CC</sub> |                                                                        | 25°C | 2.2 V to 3.6 V  | -3    | ±2  | +3    | %    |
|                         | 16-MHz tolerance over V <sub>CC</sub> |                                                                        | 25°C | 3 V to 3.6 V    | -6    | ±2  | +3    | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value               | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | 25°C | 1.8 V to 3.6 V  | 0.97  | 1   | 1.03  | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value               | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | 25°C | 1.8 V to 3.6 V  | 7.76  | 8   | 8.24  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value              | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | 25°C | 2.2 V to 3.6 V  | 11.64 | 12  | 12.36 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value              | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | 25°C | 3 V to 3.6 V    | 15    | 16  | 16.48 | MHz  |

## **Calibrated DCO Frequencies - Overall Tolerance**

| P                       | ARAMETER                 | TEST CONDITIONS                                                        | T <sub>A</sub> | V <sub>CC</sub> | MIN  | TYP | MAX  | UNIT |
|-------------------------|--------------------------|------------------------------------------------------------------------|----------------|-----------------|------|-----|------|------|
|                         | 1-MHz tolerance overall  |                                                                        | -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 8-MHz tolerance overall  |                                                                        | -40°C to 105°C | 1.8 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 12-MHz tolerance overall |                                                                        | -40°C to 105°C | 2.2 V to 3.6 V  | -5   | ±2  | +5   | %    |
|                         | 16-MHz tolerance overall |                                                                        | -40°C to 105°C | 3 V to 3.6 V    | -6   | ±3  | +6   | %    |
| f <sub>CAL(1MHz)</sub>  | 1-MHz calibration value  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>Gating time: 5 ms   | -40°C to 105°C | 1.8 V to 3.6 V  | 0.95 | 1   | 1.05 | MHz  |
| f <sub>CAL(8MHz)</sub>  | 8-MHz calibration value  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>Gating time: 5 ms   | -40°C to 105°C | 1.8 V to 3.6 V  | 7.6  | 8   | 8.4  | MHz  |
| f <sub>CAL(12MHz)</sub> | 12-MHz calibration value | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>Gating time: 5 ms | -40°C to 105°C | 2.2 V to 3.6 V  | 11.4 | 12  | 12.6 | MHz  |
| f <sub>CAL(16MHz)</sub> | 16-MHz calibration value | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>Gating time: 2 ms | -40°C to 105°C | 3 V to 3.6 V    | 15   | 16  | 17   | MHz  |

**CALIBRATED 8-MHz FREQUENCY** 

SUPPLY VOLTAGE



## **Typical Characteristics - Calibrated DCO Frequency**

8.20









# CALIBRATED 16-MHz FREQUENCY vs SUPPLY VOLTAGE





#### Wake-Up From Lower-Power Modes (LPM3, LPM4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                         | TEST CONDITIONS                                  | V <sub>cc</sub> | MIN | TYP                                               | MAX | UNIT |
|-------------------------|---------------------------------------------------|--------------------------------------------------|-----------------|-----|---------------------------------------------------|-----|------|
|                         |                                                   | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ   |                 |     |                                                   | 2   |      |
|                         | DCO clock wake-up time                            | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ   | 2.2 V, 3 V      |     |                                                   | 1.5 |      |
| <sup>T</sup> DCO,LPM3/4 | from LPM3 or LPM4 <sup>(1)</sup>                  | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ |                 |     |                                                   | 1   | μs   |
|                         |                                                   | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ | 3 V             |     |                                                   | 1   |      |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3 or LPM4 <sup>(2)</sup> |                                                  |                 |     | 1 / f <sub>MCLK</sub> + t <sub>Clock,LPM3/4</sub> |     |      |

<sup>(1)</sup> The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

## Typical Characteristics - DCO Clock Wake-Up Time From LPM3 or LPM4





Figure 18.

<sup>(2)</sup> Parameter applicable only if DCOCLK is used for MCLK.



## DCO With External Resistor Rosc (1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                  | TEST CONDITIONS                                 | V <sub>cc</sub> | TYP  | UNIT |
|-----------------------|--------------------------------------------|-------------------------------------------------|-----------------|------|------|
|                       |                                            | DCOR = 1,                                       | 2.2 V           | 1.8  |      |
| f <sub>DCO,ROSC</sub> | DCO output frequency with R <sub>OSC</sub> | RSELx = 4, DCOx = 3, MODx = 0,<br>$T_A = 25$ °C | 3 V             | 1.95 | MHz  |
| D <sub>T</sub>        | Temperature drift                          | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0      | 2.2 V, 3 V      | ±0.1 | %/°C |
| D <sub>V</sub>        | Drift with V <sub>CC</sub>                 | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0      | 2.2 V, 3 V      | 10   | %/V  |

<sup>(1)</sup>  $R_{OSC}$  = 100 k $\Omega$ . Metal film resistor, type 0257, 0.6 W with 1% tolerance and  $T_K$  = ±50 ppm/°C.

## Typical Characteristics - DCO With External Resistor Rosc





Submit Documentation Feedback



## Typical Characteristics - DCO With External Resistor R<sub>OSC</sub> (continued) DCO FREQUENCY DCO FREQUENCY







## Crystal Oscillator LFXT1, Low-Frequency Mode<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                         | TEST CONDITIONS                                                            | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT |
|-----------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|-------|-------|-------|------|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal frequency, LF mode 0, 1                  | XTS = 0, LFXT1Sx = 0 or 1                                                  | 1.8 V to 3.6 V  |       | 32768 |       | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level square wave input frequency, LF mode | XTS = 0, $LFXT1Sx = 3$ , $XCAPx = 0$                                       | 1.8 V to 3.6 V  | 10000 | 32768 | 50000 | Hz   |
| 04                          | Oscillation allowance for                                         | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 6$ pF  |                 |       | 500   |       | kΩ   |
| OA <sub>LF</sub>            | LF crystals                                                       | $XTS = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,LF} = 32768$ Hz, $C_{L,eff} = 12$ pF |                 |       | 200   |       | K12  |
|                             |                                                                   | XTS = 0, $XCAPx = 0$                                                       |                 |       | 1     |       |      |
| 0                           | Integrated effective load                                         | XTS = 0, XCAPx = 1                                                         |                 |       | 5.5   |       | ~F   |
| $C_{L,eff}$                 | capacitance, LF mode <sup>(2)</sup>                               | XTS = 0, XCAPx = 2                                                         |                 |       | 8.5   |       | pF   |
|                             |                                                                   | XTS = 0, XCAPx = 3                                                         |                 |       | 11    |       | •    |
|                             | Duty cycle, LF mode                                               | XTS = 0, Measured at P2.0/ACLK,<br>$f_{LFXT1,LF}$ = 32768 Hz               | 2.2 V, 3 V      | 30    | 50    | 70    | %    |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency,<br>LF mode <sup>(3)</sup>             | XTS = 0, $LFXT1Sx = 3$ , $XCAPx = 0$ <sup>(4)</sup>                        | 2.2 V, 3 V      | 10    |       | 10000 | Hz   |

- (1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin).
  - Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the crystal that is used.
- (3) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- 4) Measured with logic-level input frequency but also applies to operation with crystals.

#### Internal Very-Low-Power Low-Frequency Oscillator (VLO)

|                                     | PARAMETER                                         | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT   |
|-------------------------------------|---------------------------------------------------|----------------|-----------------|-----|-----|-----|--------|
| 4                                   | VI O fraguency                                    | -40°C to 85°C  | 227/27/         | 4   | 12  | 20  | lel I= |
| ĭ∨LO                                | VLO frequency                                     | 105°C          | 2.2 V, 3 V      |     |     | 22  | kHz    |
| df <sub>VLO</sub> /dT               | VLO frequency temperature drift <sup>(1)</sup>    |                | 2.2 V, 3 V      |     | 0.5 |     | %/°C   |
| df <sub>VLO</sub> /dV <sub>CC</sub> | VLO frequency supply voltage drift <sup>(2)</sup> | 25°C           | 1.8 V to 3.6 V  |     | 4   |     | %/V    |

- (1) Calculated using the box method:
  - I: (MAX(-40 to 85°C) MIN(-40 to 85°C)) / MIN(-40 to 85°C) / (85°C (-40°C))
  - T:  $(MAX(-40 \text{ to } 105^{\circ}C) MIN(-40 \text{ to } 105^{\circ}C)) / MIN(-40 \text{ to } 105^{\circ}C) / (105^{\circ}C (-40^{\circ}C))$
- (2) Calculated using the box method: (MAX(1.8 to 3.6 V) MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V 1.8 V)



## Crystal Oscillator LFXT1, High-Frequency Mode<sup>(1)</sup>

|                             | PARAMETER                                                           | TEST CONDITIONS                                                                                                     | V <sub>CC</sub> | MIN | TYP  | MAX | UNIT |
|-----------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
| f <sub>LFXT1,HF0</sub>      | LFXT1 oscillator crystal frequency, HF mode 0                       | XTS = 1, $LFXT1Sx = 0$ , $XCAPx = 0$                                                                                | 1.8 V to 3.6 V  | 0.4 |      | 1   | MHz  |
| f <sub>LFXT1,HF1</sub>      | LFXT1 oscillator crystal frequency, HF mode 1                       | XTS = 1, LFXT1Sx = 1, XCAPx = 0                                                                                     | 1.8 V to 3.6 V  | 1   |      | 4   | MHz  |
|                             |                                                                     |                                                                                                                     | 1.8 V to 3.6 V  | 2   |      | 10  |      |
| f <sub>LFXT1,HF2</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 2                    | XTS = 1, $LFXT1Sx = 2$ , $XCAPx = 0$                                                                                | 2.2 V to 3.6 V  | 2   |      | 12  | MHz  |
|                             | moquonoy, rii modo 2                                                |                                                                                                                     | 3 V to 3.6 V    | 2   |      | 16  |      |
|                             | LFXT1 oscillator logic-level                                        |                                                                                                                     | 1.8 V to 3.6 V  | 0.4 |      | 10  |      |
| f <sub>LFXT1,HF,logic</sub> | square-wave input                                                   | XTS = 1, $LFXT1Sx = 3$ , $XCAPx = 0$                                                                                | 2.2 V to 3.6 V  | 0.4 |      | 12  | MHz  |
|                             | frequency, HF mode                                                  |                                                                                                                     | 3 V to 3.6 V    | 0.4 |      | 16  |      |
|                             |                                                                     | $XTS = 1$ , $XCAPx = 0$ , $LFXT1Sx = 0$ , $f_{LFXT1,HF} = 1$ MHz, $C_{L,eff} = 15$ pF                               |                 |     | 2700 |     |      |
| OA <sub>HF</sub>            | Oscillation allowance for HF crystals (see Figure 23 and Figure 24) | $\begin{split} XTS = 1, & XCAPx = 0, LFXT1Sx = 1, \\ f_{LFXT1,HF} = 4 & MHz, C_{L,eff} = 15 \text{ pF} \end{split}$ |                 |     | 800  |     | Ω    |
|                             | riguio 2 iy                                                         | $\begin{split} XTS = 1, & XCAPx = 0, LFXT1Sx = 2, \\ f_{LFXT1,HF} = 16 & MHz, C_{L,eff} = 15 & pF \end{split}$      |                 |     | 300  |     |      |
| $C_{L,\text{eff}}$          | Integrated effective load capacitance, HF mode (2)                  | $XTS = 1$ , $XCAPx = 0^{(3)}$                                                                                       |                 |     | 1    |     | pF   |
|                             | Duty cycle, HF mode                                                 | XTS = 1, XCAPx = 0,<br>Measured at P2.0/ACLK,<br>f <sub>LFXT1,HF</sub> = 10 MHz                                     | 2.2 V, 3 V      | 40  | 50   | 60  | %    |
|                             | Daty Cycle, AF Mode                                                 | $\begin{split} XTS &= 1,  XCAPx = 0, \\ Measured  at  P2.0/ACLK, \\ f_{LFXT1,HF} &= 16  MHz \end{split}$            | 2.2 V, 3 V      | 40  | 50   | 60  | 70   |
| f <sub>Fault,HF</sub>       | Oscillator fault frequency (4)                                      | XTS = 1, $LFXT1Sx = 3$ , $XCAPx = 0(5)$                                                                             | 2.2 V, 3 V      | 30  |      | 300 | kHz  |

- (1) To improve EMI on the XT2 oscillator the following guidelines should be observed:
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
  - (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This
- signal is no longer required for the serial programming adapter.
  Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- Frequencies below the MIN specification set the fault flag, frequencies above the MAX specification do not set the fault flag, and frequencies in between might set the flag.
- Measured with logic-level input frequency, but also applies to operation with crystals.



## Typical Characteristics - LFXT1 Oscillator in HF Mode (XTS = 1)





Figure 23.

#### **OSCILLATOR SUPPLY CURRENT**



Figure 24.

## TEXAS INSTRUMENTS

## Crystal Oscillator XT2(1)

|                    | PARAMETER                                              | TEST CONDITIONS                                         | V <sub>CC</sub> | MIN | TYP  | MAX | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------------|-----------------|-----|------|-----|------|
| f <sub>XT2</sub>   | XT2 oscillator crystal frequency, mode 0               | XT2Sx = 0                                               | 1.8 V to 3.6 V  | 0.4 |      | 1   | MHz  |
| f <sub>XT2</sub>   | XT2 oscillator crystal frequency, mode 1               | XT2Sx = 1                                               | 1.8 V to 3.6 V  | 1   |      | 4   | MHz  |
|                    |                                                        |                                                         | 1.8 V to 2.2 V  | 2   |      | 10  |      |
| f <sub>XT2</sub>   | XT2 oscillator crystal frequency, mode 2               | XT2Sx = 2                                               | 2.2 V to 3.6 V  | 2   |      | 12  | MHz  |
|                    | mode Z                                                 |                                                         | 3 V to 3.6 V    | 2   |      | 16  |      |
|                    |                                                        |                                                         | 1.8 V to 2.2 V  | 0.4 |      | 10  |      |
| f <sub>XT2</sub>   | XT2 oscillator logic-level square-wave input frequency | XT2Sx = 3                                               | 2.2 V to 3.6 V  | 0.4 |      | 12  | MHz  |
|                    | input inequality                                       |                                                         | 3 V to 3.6 V    | 0.4 |      | 16  |      |
|                    |                                                        | $XT2Sx = 0$ , $f_{XT2} = 1$ MHz,<br>$C_{L,eff} = 15$ pF |                 |     | 2700 |     |      |
| OA                 | Oscillation allowance (see Figure 25 and Figure 26)    | $XT2Sx = 1$ , $f_{XT2} = 4$ MHz, $C_{L,eff} = 15$ pF    |                 |     | 800  |     | Ω    |
|                    |                                                        | $XT2Sx = 2$ , $f_{XT2} = 16$ MHz, $C_{L,eff} = 15$ pF   |                 |     | 300  |     |      |
| $C_{L,eff}$        | Integrated effective load capacitance, HF mode (2)     | See (3)                                                 |                 |     | 1    |     | pF   |
|                    | Distriction                                            | Measured at P1.4/SMCLK,<br>$f_{XT2} = 10 \text{ MHz}$   | 227/27/         | 40  | 50   | 60  | 0/   |
|                    | Duty cycle                                             | Measured at P1.4/SMCLK,<br>$f_{XT2} = 16 \text{ MHz}$   | 2.2 V, 3 V      | 40  | 50   | 60  | %    |
| f <sub>Fault</sub> | Oscillator fault frequency, HF mode (4)                | XT2Sx = 3 <sup>(5)</sup>                                | 2.2 V, 3 V      | 30  |      | 300 | kHz  |

- (1) To improve EMI on the XT2 oscillator the following guidelines should be observed:
  - (a) Keep the trace between the device and the crystal as short as possible.
  - (b) Design a good ground plane around the oscillator pins.
  - (c) Prevent crosstalk from other clock or data lines into oscillator pins XT2IN and XT2OUT.
  - (d) Avoid running PCB traces underneath or adjacent to the XT2IN and XT2OUT pins.
  - (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XT2IN and XT2OUT pins.
  - (f) If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (3) Requires external capacitors at both terminals. Values are specified by crystal manufacturers.
- (4) Frequencies below the MIN specification set the fault flag, frequencies above the MAX specification do not set the fault flag, and frequencies in between might set the flag.
- (5) Measured with logic-level input frequency, but also applies to operation with crystals.



## **Typical Characteristics - XT2 Oscillator**

#### **OSCILLATION ALLOWANCE**



Figure 25.

#### **OSCILLATOR SUPPLY CURRENT**





#### Timer\_A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | 3 11 7                  |                                               | `               | ,       |     |      |
|---------------------|-------------------------|-----------------------------------------------|-----------------|---------|-----|------|
|                     | PARAMETER               | TEST CONDITIONS                               | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|                     |                         | Internal: SMCLK, ACLK                         | 2.2 V           |         | 10  |      |
| f <sub>TA</sub>     | Timer_A clock frequency | External: TACLK, INCLK Duty cycle = 50% ± 10% | 3 V             |         | 16  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing  | TA0, TA1, TA2                                 | 2.2 V, 3 V      | 20      |     | ns   |

## Timer\_B

|                     | PARAMETER               | TEST CONDITIONS                               | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------|-----------------------------------------------|-----------------|-----|-----|-----|------|
|                     |                         | Internal: SMCLK, ACLK                         | 2.2 V           |     |     | 10  |      |
| f <sub>TB</sub>     | Timer_B clock frequency | External: TACLK, INCLK Duty cycle = 50% ± 10% | 3 V             |     |     | 16  | MHz  |
| t <sub>TB,cap</sub> | Timer_B capture timing  | TB0, TB1, TB2                                 | 2.2 V, 3 V      | 20  |     |     | ns   |



## **USCI (UART Mode)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                         | CONDITIONS                                                        | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                                        | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency (equals baud rate in MBaud) <sup>(1)</sup> |                                                                   | 2.2 V, 3 V      |     |     | 1                   | MHz  |
|                     | LIADT receive de clitate time (2)                                 |                                                                   | 2.2 V           | 50  | 150 | 600                 |      |
| ι <sub>τ</sub>      | UART receive deglitch time (2)                                    |                                                                   | 3 V             | 50  | 100 | 600                 | ns   |

<sup>(1)</sup> The DCO wake-up time must be considered in LPM3 or LPM4 for baud rates above 1 MHz.

## USCI (SPI Master Mode)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 27 and Figure 28)

|                       | PARAMETER                   | TEST CONDITIONS                                 | V <sub>cc</sub> | MIN | MAX                 | UNIT |
|-----------------------|-----------------------------|-------------------------------------------------|-----------------|-----|---------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency  | SMCLK, ACLK<br>Duty cycle = 50% ± 10%           |                 |     | f <sub>SYSTEM</sub> | MHz  |
|                       | COMI input data actus tima  |                                                 | 2.2 V           | 110 |                     | 20   |
| t <sub>SU,MI</sub>    | SOMI input data setup time  |                                                 | 3 V             | 75  |                     | ns   |
|                       | COMI insult data hald time  |                                                 | 2.2 V           | 0   |                     |      |
| t <sub>HD,MI</sub>    | SOMI input data hold time   |                                                 | 3 V             | 0   |                     | ns   |
|                       | CIMO output data valid time | LICLY adapte SIMO valid C 20 pF                 | 2.2 V           |     | 30                  | 20   |
| t <sub>VALID,MO</sub> | SIMO output data valid time | UCLK edge to SIMO valid, C <sub>L</sub> = 20 pF | 3 V             |     | 20                  | ns   |

<sup>(1)</sup>  $f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq max(t_{VALID,MO(USCI)} + t_{SU,SI(Slave)}, t_{SU,MI(USCI)} + t_{VALID,SO(Slave)}).$  For the slave's parameters  $t_{SU,SI(Slave)}$  and  $t_{VALID,SO(Slave)}$ , see the SPI parameters of the attached slave.

## USCI (SPI Slave Mode)(1)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 29 and Figure 30)

|                       | PARAMETER                                         | TEST CONDITIONS          | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------------|--------------------------|-----------------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock                   |                          | 2.2 V, 3 V      |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high              |                          | 2.2 V, 3 V      | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE low to SOMI data out         |                          | 2.2 V, 3 V      |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time, STE high to SOMI high impedance |                          | 2.2 V, 3 V      |     | 50  |     | ns   |
|                       | CIMO input data actua tima                        |                          | 2.2 V           | 20  |     |     |      |
| t <sub>SU,SI</sub>    | SIMO input data setup time                        |                          | 3 V             | 15  |     |     | ns   |
|                       | CIMO in must detect heald time.                   |                          | 2.2 V           | 10  |     |     |      |
| t <sub>HD,SI</sub>    | SIMO input data hold time                         |                          | 3 V             | 10  |     |     | ns   |
|                       | COM custout data valid time                       | UCLK edge to SOMI valid, | 2.2 V           |     | 75  | 110 |      |
| t <sub>VALID,SO</sub> | SOMI output data valid time                       | C <sub>L</sub> = 20 pF   | 3 V             |     | 50  | 75  | ns   |

 $<sup>\</sup>begin{array}{ll} \text{(1)} & f_{\text{UCxCLK}} = 1/2t_{\text{LO/HI}} \text{ with } t_{\text{LO/HI}} \geq \text{max}(t_{\text{VALID,MO(Master)}} + t_{\text{SU,SI(USCI)}}, t_{\text{SU,MI(Master)}} + t_{\text{VALID,SO(USCI)}}). \\ & \text{For the master's parameters } t_{\text{SU,MI(Master)}} \text{ and } t_{\text{VALID,MO(Master)}} \text{ see the SPI parameters of the attached slave.} \\ \end{array}$ 

<sup>(2)</sup> Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed.





Figure 27. SPI Master Mode, CKPH = 0



Figure 28. SPI Master Mode, CKPH = 1





Figure 29. SPI Slave Mode, CKPH = 0



Figure 30. SPI Slave Mode, CKPH = 1



## USCI (I<sup>2</sup>C Mode)

|                     | PARAMETER                                    | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|---------------------|----------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|---------------------|------|
| fusci               | USCI input clock frequency                   | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                          |                                                                   | 2.2 V, 3 V      | 0   |     | 400                 | kHz  |
|                     | Hold time (repeated) START                   | f <sub>SCL</sub> ≤ 100 kHz                                        | 221/21/         | 4   |     |                     |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START                   | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V, 3 V      | 0.6 |     |                     | μs   |
|                     | Cotum time for a reported CTART              | f <sub>SCL</sub> ≤ 100 kHz                                        | 221/21/         | 4.7 |     |                     |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START              | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V, 3 V      | 0.6 |     |                     | μs   |
| t <sub>HD,DAT</sub> | Data hold time                               |                                                                   | 2.2 V, 3 V      | 0   |     |                     | ns   |
| t <sub>SU,DAT</sub> | Data setup time                              |                                                                   | 2.2 V, 3 V      | 250 |     |                     | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                          |                                                                   | 2.2 V, 3 V      | 4   |     |                     | μs   |
| 4                   | Pulse duration of spikes suppressed by input |                                                                   | 2.2 V           | 50  | 150 | 600                 | 20   |
| t <sub>SP</sub>     | filter                                       |                                                                   | 3 V             | 50  | 100 | 600                 | ns   |



Figure 31. I<sup>2</sup>C Mode Timing



## Comparator\_A+(1)

|                            | PARAMETER                                                | TEST CONDITIONS                                                              | V <sub>cc</sub> | MIN  | TYP  | MAX                 | UNIT |
|----------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|-----------------|------|------|---------------------|------|
|                            |                                                          | CAON 4 CARCEL A CAREE A                                                      | 2.2 V           |      | 25   | 40                  |      |
| I <sub>(DD)</sub>          |                                                          | CAON = 1, CARSEL = 0, CAREF = 0                                              | 3 V             |      | 45   | 60                  | μA   |
|                            |                                                          | CAON = 1, CARSEL = 0, CAREF = 1/2/3,                                         | 2.2 V           |      | 30   | 50                  |      |
| I(Refladder/Re             | efDiode)                                                 | No load at P2 3/CA0/TA1 and P2.4/CA1/TA2                                     | 3 V             |      | 45   | 71                  | μA   |
| V <sub>IC</sub>            | Common-mode input voltage range                          | CAON = 1                                                                     | 2.2 V, 3 V      | 0    |      | V <sub>CC</sub> - 1 | ٧    |
| V <sub>(Ref025)</sub>      | (Voltage at 0.25 V <sub>CC</sub> node) ÷ V <sub>CC</sub> | PCA0 = 1, CARSEL = 1, CAREF = 1,<br>No load at P2 3/CA0/TA1 and P2.4/CA1/TA2 | 2.2 V, 3 V      | 0.23 | 0.24 | 0.25                |      |
| V <sub>(Ref050)</sub>      | (Voltage at 0.5 $V_{CC}$ node) $\div V_{CC}$             | PCA0 = 1, CARSEL = 1, CAREF = 2,<br>No load at P2 3/CA0/TA1 and P2.4/CA1/TA2 | 2.2 V, 3 V      | 0.47 | 0.48 | 0.5                 |      |
|                            | See Figure 35 and                                        | PCA0 = 1, CARSEL = 1, CAREF = 3,                                             | 2.2 V           | 390  | 480  | 540                 |      |
| V <sub>(RefVT)</sub>       | Figure 36                                                | No load at P2 3/CA0/TA1 and P2.4/CA1/TA2, $T_A = 85$ °C                      | 3 V             | 400  | 490  | 550                 | mV   |
| V <sub>(offset)</sub>      | Offset voltage (2)                                       |                                                                              | 2.2 V, 3 V      | -30  |      | 30                  | mV   |
| V <sub>hys</sub>           | Input hysteresis                                         | CAON = 1                                                                     | 2.2 V, 3 V      | 0    | 0.7  | 1.4                 | mV   |
|                            | Response time, low to                                    | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                      | 2.2 V           | 80   | 165  | 300                 | 20   |
|                            | high and high to low (3)                                 | Without filter: CAF = 0                                                      | 3 V             | 70   | 120  | 240                 | ns   |
| <sup>L</sup> (response) (s | (see Figure 32 and                                       | T <sub>A</sub> = 25°C, Overdrive 10 mV,                                      | 2.2 V           | 1.4  | 1.9  | 2.8                 |      |
|                            | Figure 33)                                               | With filter: CAF = 1                                                         | 3 V             | 0.9  | 1.5  | 2.2                 | μs   |

The leakage current for the Comparator\_A+ terminals is identical to  $I_{lkg(Px,y)}$  specification. The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A+ inputs on successive measurements. The two successive measurements are then summed together.

The response time is measured at P2.2/CAOUT/TA0/CA4 with an input voltage step and with Comparator\_A+ already enabled (CAON = 1). If CAON is set at the same time, a settling time of up to 300 ns is added to the response time.





Figure 32. Comparator\_A+ Module Block Diagram



Figure 33. Overdrive Definition



Figure 34. Comparator\_A+ Short Resistance Test Condition



## Typical Characteristics, Comparator\_A+





Figure 36.

#### SHORT RESISTANCE



Figure 37.



## 12-Bit ADC Power Supply and Input Range Conditions (1)

over recommended operating free-air temperature range (unless otherwise noted)

|                        | PARAMETER                                     | TEST CONDITIONS                                                                                                                                             | $v_{cc}$ | MIN | TYP  | MAX        | UNIT |
|------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|------|------------|------|
| AV <sub>CC</sub>       | Analog supply voltage                         | $AV_{CC}$ and $DV_{CC}$ are connected together, $AV_{SS}$ and $DV_{SS}$ are connected together, $V_{(AVSS)} = V_{(DVSS)} = 0 \text{ V}$                     |          | 2.2 |      | 3.6        | V    |
| V <sub>(P6.x/Ax)</sub> | Analog input voltage range <sup>(2)</sup>     | All P6.0/A0 to P6.7/A7 terminals, Analog inputs selected in ADC12MCTLx register, P6Sel.x = 1, $0 \le x \le 7$ , $V_{(AVSS)} \le V_{P6.x/Ax} \le V_{(AVCC)}$ |          | 0   |      | $V_{AVCC}$ | ٧    |
|                        | Operating supply current                      | $f_{ADC12CLK} = 5 \text{ MHz},$                                                                                                                             | 2.2 V    |     | 0.65 | 8.0        |      |
| I <sub>ADC12</sub>     | into AV <sub>CC</sub> terminal <sup>(3)</sup> | ADC12ON = 1, REFON = 0,<br>SHT0 = 0, SHT1 = 0, ADC12DIV = 0                                                                                                 | 3 V      |     | 0.8  | 1          | mA   |
|                        | Operating supply current                      | f <sub>ADC12CLK</sub> = 5 MHz,<br>ADC12ON = 0, REFON = 1, REF2_5V = 1                                                                                       | 3 V      |     | 0.5  | 0.7        | mA   |
| I <sub>REF+</sub>      | into AV <sub>CC</sub> terminal <sup>(4)</sup> | f <sub>ADC12CLK</sub> = 5 MHz,                                                                                                                              | 2.2 V    |     | 0.5  | 0.7        |      |
|                        |                                               | ADC12ON = 0, REFON = 1, REF2_5V = 0                                                                                                                         | 3 V      |     | 0.5  | 0.7        | mA   |
| Cı                     | Input capacitance <sup>(5)</sup>              | Only one terminal can be selected at one time, P6.x/Ax                                                                                                      | 2.2 V    |     |      | 40         | pF   |
| R <sub>I</sub>         | Input MUX ON resistance <sup>(5)</sup>        | 0 V ≤ V <sub>Ax</sub> ≤ V <sub>AVCC</sub>                                                                                                                   | 3 V      |     |      | 2000       | Ω    |

- The leakage current is defined in the leakage current table with P6.x/Ax parameter.
- The analog input voltage range must be within the selected reference voltage range V<sub>R+</sub> to V<sub>R</sub> for valid conversion results.
- The internal reference supply current is not included in current consumption parameter I<sub>ADC12</sub>. The internal reference current is supplied via terminal AV<sub>CC</sub>. Consumption is independent of the ADC12ON control bit, unless a conversion is active. The REFON bit enables settling of the built-in reference before starting an A/D conversion.
- Not production tested, limits verified by design.

## 12-Bit ADC External Reference<sup>(1)</sup>

|                                                                  |                                               | -                                                                         | _               |     |            |      |
|------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------|-----------------|-----|------------|------|
|                                                                  | PARAMETER                                     | TEST CONDITIONS                                                           | V <sub>CC</sub> | MIN | MAX        | UNIT |
| V <sub>eREF+</sub>                                               | Positive external reference voltage input     | V <sub>eREF+</sub> > V <sub>REF-</sub> /V <sub>eREF-</sub> <sup>(2)</sup> |                 | 1.4 | $V_{AVCC}$ | V    |
| V <sub>REF-</sub> /V <sub>eREF-</sub>                            | Negative external reference voltage input     | V <sub>eREF+</sub> > V <sub>REF-</sub> /V <sub>eREF-</sub> <sup>(3)</sup> |                 | 0   | 1.2        | V    |
| (V <sub>eREF+</sub> - V <sub>REF-</sub><br>/V <sub>eREF-</sub> ) | Differential external reference voltage input | $V_{eREF+} > V_{REF}/V_{eREF-}$ <sup>(4)</sup>                            |                 | 1.4 | $V_{AVCC}$ | V    |
| I <sub>VeREF+</sub>                                              | Static leakage current                        | 0 V ≤ V <sub>eREF+</sub> ≤ V <sub>AVCC</sub>                              | 2.2 V, 3 V      |     | ±1         | μA   |
| I <sub>VREF-/VeREF-</sub>                                        | Static leakage current                        | 0 V ≤ V <sub>eREF</sub> -≤ V <sub>AVCC</sub>                              | 2.2 V, 3 V      |     | ±1         | μΑ   |

- The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>I</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.
- The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.
- The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.
- The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.



#### 12-Bit ADC Built-In Reference

| P                       | ARAMETER                                                                 | TEST CONDITIONS                                                                                                                              | T <sub>A</sub> | V <sub>cc</sub> | MIN  | NOM | MAX  | UNIT   |
|-------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|------|-----|------|--------|
|                         |                                                                          | REF2_5V = 1 for 2.5 V,                                                                                                                       | -40°C to 85°C  | 3 V             | 2.4  | 2.5 | 2.6  |        |
| V                       | Positive built-in reference voltage                                      | $I_{VREF+}$ max $\leq I_{VREF+} \leq I_{VREF+}$ min                                                                                          | 105°C          | 3 V             | 2.37 | 2.5 | 2.64 | V      |
| $V_{REF+}$              | output                                                                   | REF2_5V = 0 for 1.5 V,                                                                                                                       | -40°C to 85°C  | 2.2 V, 3 V      | 1.44 | 1.5 | 1.56 | V      |
|                         | ·                                                                        | $I_{VREF+}$ max $\leq I_{VREF+} \leq I_{VREF+}$ min                                                                                          | 105°C          | 2.2 V, 3 V      | 1.42 | 1.5 | 1.57 |        |
|                         | AV <sub>CC</sub> minimum                                                 | $\begin{aligned} &REF2\_5V = 0, \\ &I_{VREF+}max \leq I_{VREF+} \leq I_{VREF+}min \end{aligned}$                                             |                |                 | 2.2  |     |      |        |
| AV <sub>CC(min)</sub>   | voltage, positive built-in reference                                     | REF2_5V = 1,<br>-0.5 mA $\leq$ I <sub>VREF+</sub> min                                                                                        |                |                 | 2.8  |     |      | V      |
|                         | active                                                                   | REF2_5V = 1,<br>-1 mA $\leq$ I <sub>VREF+</sub> $\leq$ I <sub>VREF+</sub> min                                                                |                |                 | 2.9  |     |      |        |
|                         | Load current out of                                                      |                                                                                                                                              |                | 2.2 V           | 0.01 |     | -0.5 | mA     |
| I <sub>VREF+</sub>      | V <sub>REF+</sub> terminal                                               |                                                                                                                                              |                | 3 V             | 0.01 |     | -1   | mA     |
|                         |                                                                          | $I_{VREF+} = 500 \mu A \pm 100 \mu A$                                                                                                        |                | 2.2 V           |      |     | ±2   |        |
| l                       | Load-current                                                             | Analog input voltage $\approx 0.75 \text{ V}$ ,  REF2_5V = 0                                                                                 |                | 3 V             |      |     | ±2   | LSB    |
| I <sub>L(VREF)+</sub>   | terminal (1)                                                             | I <sub>VREF+</sub> = 500 μA ± 100 μA,<br>Analog input voltage ≈ 1.25 V,<br>REF2_5V = 1                                                       |                | 3 V             |      |     | ±2   | LSB    |
| I <sub>DL(VREF)</sub> + | Load current<br>regulation, V <sub>REF+</sub><br>terminal <sup>(2)</sup> | $I_{VREF+}$ = 100 μA $\rightarrow$ 900 μA,<br>$C_{VREF+}$ = 5 μF, ax $\approx$ 0.5 × $V_{REF+}$ ,<br>Error of conversion result $\leq$ 1 LSB |                | 3 V             |      |     | 20   | ns     |
| C <sub>VREF+</sub>      | Capacitance at pin V <sub>REF+</sub> (3)                                 | REFON = 1,<br>$0 \text{ mA} \le I_{VREF+} \le I_{VREF+} \text{max}$                                                                          |                | 2.2 V, 3 V      | 5    | 10  |      | μF     |
| T <sub>REF+</sub>       | Temperature coefficient of built-in reference (2)                        | I <sub>VREF+</sub> is a constant in the range of 0 mA ≤ I <sub>VREF+</sub> ≤ 1 mA                                                            |                | 2.2 V, 3 V      |      |     | ±100 | ppm/°C |
| t <sub>REFON</sub>      | Settle time of internal reference voltage (see Figure 38) (4) (2)        | $I_{VREF+} = 0.5 \text{ mA}, C_{VREF+} = 10 \mu\text{F}, \\ V_{REF+} = 1.5 V, V_{AVCC} = 2.2 V$                                              |                | 2.2 V           |      |     | 17   | ms     |

- (1) Not production tested, limits characterized.
- (2) Not production tested, limits verified by design.
- (3) The internal buffer operational amplifier and the accuracy specifications require an external capacitor. All INL and DNL tests uses two capacitors between pins V<sub>REF+</sub> and AV<sub>SS</sub> and V<sub>REF-</sub>V<sub>eREF-</sub> and AV<sub>SS</sub>: 10 μF tantalum and 100 nF ceramic.
- (4) The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB. The settling time depends on the external capacitive load.



Figure 38. Typical Settling Time of Internal Reference t<sub>REFON</sub> vs External Capacitor on V<sub>REF+</sub>





Figure 39. Supply Voltage and Reference Voltage Design  $V_{REF}/V_{eREF}$ . External Supply



Figure 40. Supply Voltage and Reference Voltage Design V<sub>REF-</sub>/V<sub>eREF-</sub>= AV<sub>SS</sub>, Internally Connected



## 12-Bit ADC Timing Parameters

over recommended operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                       | TEST CONDITIONS                                                                                                        | V <sub>cc</sub> | MIN  | TYP                                           | MAX | UNIT |
|-----------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------------------------------------|-----|------|
| f <sub>ADC12CLK</sub> |                                                 | For specified performance of ADC12 linearity parameters                                                                | 2.2 V, 3 V      | 0.45 | 5                                             | 6.3 | MHz  |
| f <sub>ADC12OSC</sub> | Internal ADC12 oscillator                       | ADC12DIV = 0,<br>f <sub>ADC12CLK</sub> = f <sub>ADC12OSC</sub>                                                         | 2.2 V, 3 V      | 3.7  | 5                                             | 6.3 | MHz  |
|                       |                                                 | $C_{VREF+} \ge 5 \mu F$ , Internal oscillator,<br>$f_{ADC12OSC} = 3.7 \text{ MHz to } 6.3 \text{ MHz}$ 2.2 V, 3 V 2.06 |                 |      | 3.51                                          | μs  |      |
| t <sub>CONVERT</sub>  | Conversion time                                 | External f <sub>ADC12CLK</sub> from ACLK, MCLK, or SMCLK, ADC12SSEL ≠ 0                                                |                 |      | 13 ×<br>ADC12DIV ×<br>1/f <sub>ADC12CLK</sub> |     | μs   |
| t <sub>ADC12ON</sub>  | Turn-on settling time of the ADC <sup>(1)</sup> | See <sup>(2)</sup>                                                                                                     |                 |      |                                               | 100 | ns   |
|                       | Co(1)                                           | $R_S = 400 \ \Omega, R_I = 1000 \ \Omega, C_I = 30 \ pF,$                                                              | 3 V             | 1220 |                                               |     |      |
| t <sub>Sample</sub>   | Sampling time (1)                               | $T = [R_S + R_I] \times C_I^{(3)}$                                                                                     | 2.2 V           | 1400 |                                               |     | ns   |

<sup>1)</sup> Limits verified by design

## 12-Bit ADC Linearity Parameters

|                | PARAMETER                    | TEST CONDITIONS                                                                                                                                                                                                                                                                                                             | V <sub>CC</sub> | MIN TYP | MAX         | UNIT |
|----------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-------------|------|
| _              | Integral linearity           | $1.4 \text{ V} \le (\text{V}_{\text{eREF+}} - \text{V}_{\text{REF}} / \text{V}_{\text{eREF-}}) \text{ min } \le 1.6 \text{ V}$                                                                                                                                                                                              | 2.2 V, 3 V      |         | ±2          | LSB  |
| E <sub>l</sub> | error                        | 1.6 V < $(V_{eREF+} - V_{REF}/V_{eREF-})$ min $\leq V_{AVCC}$                                                                                                                                                                                                                                                               | 2.2 V, 3 V      |         | ±1.7        | LOD  |
| E <sub>D</sub> | Differential linearity error | $ \begin{array}{l} (V_{\text{eREF+}} \text{-} V_{\text{REF-}} / V_{\text{eREF-}}) \text{ min} \leq (V_{\text{eREF+}} \text{-} V_{\text{REF-}} / V_{\text{eREF-}}), \\ C_{\text{VREF+}} = 10 \ \mu\text{F} \ (\text{tantalum}) \ \text{and} \ 100 \ \text{nF} \ (\text{ceramic}) \end{array} $                               | 2.2 V, 3 V      |         | ±1          | LSB  |
| E <sub>O</sub> | Offset error                 | $ \begin{array}{l} (\text{V}_{\text{eREF+}}  \text{V}_{\text{REF-}}) \text{ min} \leq (\text{V}_{\text{eREF+}}  \text{V}_{\text{REF-}}), \\ \text{Internal impedance of source RS} < 100 \ \Omega, \\ \text{C}_{\text{VREF+}} = 10 \ \mu\text{F} \text{ (tantalum) and } 100 \ \text{nF} \text{ (ceramic)} \\ \end{array} $ | 2.2 V, 3 V      | ±ź      | <u>2</u> ±4 | LSB  |
| E <sub>G</sub> | Gain error                   | $ \begin{array}{l} (V_{\text{eREF+}} \text{-} V_{\text{REF-}} / V_{\text{eREF-}}) \text{ min} \leq (V_{\text{eREF+}} \text{-} V_{\text{REF-}} / V_{\text{eREF-}}), \\ C_{\text{VREF+}} = 10 \ \mu\text{F} \ (\text{tantalum}) \ \text{and} \ 100 \ \text{nF} \ (\text{ceramic}) \end{array} $                               | 2.2 V, 3 V      | ±1.1    | ±2          | LSB  |
| E <sub>T</sub> | Total unadjusted error       | $(V_{eREF+} - V_{REF-}/V_{eREF-})$ min $\leq (V_{eREF+} - V_{REF-}/V_{eREF-})$ , $C_{VREF+} = 10 \mu F$ (tantalum) and 100 nF (ceramic)                                                                                                                                                                                     | 2.2 V, 3 V      | ±ź      | 2 ±5        | LSB  |

<sup>(2)</sup> The condition is that the error in a conversion started after t<sub>ADC12ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

<sup>(3)</sup> Approximately ten Tau ( $\tau$ ) are needed to get an error of less than  $\pm 0.5$  LSB:  $t_{Sample} = ln(2^{n+1}) \times (R_S + R_I) \times C_I + 800$  ns, where n = ADC resolution = 12,  $R_S =$  external source resistance



## 12-Bit ADC Temperature Sensor and Built-In V<sub>MID</sub>

over recommended operating free-air temperature range (unless otherwise noted)

| PARA                            | METER                                                    | TEST CONDITIONS                             | V <sub>cc</sub> | MIN  | TYP  | MAX               | UNIT  |
|---------------------------------|----------------------------------------------------------|---------------------------------------------|-----------------|------|------|-------------------|-------|
|                                 | Operating supply                                         | REFON = 0, INCH = 0Ah,                      | 2.2 V           |      | 40   | 120               |       |
| I <sub>SENSOR</sub>             | current into AV <sub>CC</sub><br>terminal <sup>(1)</sup> | ADC12ON = 1, T <sub>A</sub> = 25°C          | 3V              |      | 60   | 160               | μA    |
| (2) (3)                         |                                                          | ADC120N - 1 INCH - 0Ab T - 0°C              | 2.2 V           |      | 986  |                   | mV    |
| V <sub>SENSOR</sub> (2) (3)     |                                                          | ADC12ON = 1, INCH = 0Ah, $T_A = 0$ °C       | 3V              |      | 986  |                   | mv    |
| TC (3)                          |                                                          | ADCAGON A INCL. GAL                         | 2.2 V           |      | 3.55 |                   | >//00 |
| TC <sub>SENSOR</sub> (3)        |                                                          | ADC12ON = 1, INCH = 0Ah                     | 3V              |      | 3.55 |                   | mV/°C |
| (0)                             | Sample time                                              | ADC12ON = 1, INCH = 0Ah,                    | 2.2 V           | 30   |      |                   |       |
| t <sub>SENSOR(sample)</sub> (3) | required if channel<br>10 is selected <sup>(4)</sup>     | Error of conversion result ≤ 1 LSB          | 3V              | 30   |      |                   | μs    |
| 1                               | Current into divider                                     | ADC420NL 4 INCLL ODL                        | 2.2 V           |      |      | NA <sup>(5)</sup> |       |
| I <sub>VMID</sub>               | at channel 11 (5)                                        | ADC12ON = 1, INCH = 0Bh                     | 3V              |      |      | NA <sup>(5)</sup> | μA    |
| \/                              | AV <sub>CC</sub> divider at                              | ADC12ON = 1, INCH = 0Bh,                    | 2.2 V           |      | 1.1  | 1.1 ± 0.04        |       |
| $V_{MID}$                       | channel 11                                               | $V_{MID}$ is approximately 0.5 × $V_{AVCC}$ | 3V              |      | 1.5  | 1.5 ± 0.04        | V     |
|                                 | Sample time ADC12ON = 1, INCH = 0Bh,                     |                                             | 2.2 V           | 1400 |      |                   |       |
| t <sub>VMID(sample)</sub>       | required if channel<br>11 is selected <sup>(6)</sup>     | Error of conversion result ≤ 1 LSB          | 3 V             | 1220 |      |                   | ns    |

- The sensor current I<sub>SENSOR</sub> is consumed if (ADC12ON = 1 and REFON = 1), or (ADC12ON = 1 AND INCH = 0Ah and sample signal is high). Therefore it includes the constant current through the sensor and the reference.
- The temperature sensor offset can be as much as ±20°C. A single-point calibration is recommended to minimize the offset error of the built-in temperature sensor.
- Limits characterized
- The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time  $t_{SENSOR(on)}$
- No additional current is needed. The  $V_{\mbox{\scriptsize MID}}$  is used during sampling.
- The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>, no additional on time is needed.

### 12-Bit DAC Supply Specifications

|                  | PARAMETER                                    | TEST CONDITIONS                                                                                                            | V <sub>CC</sub> | $T_A$         | MIN | TYP | MAX  | UNIT |
|------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|-----|-----|------|------|
| AV <sub>CC</sub> | Analog supply voltage                        | $AV_{CC} = DV_{CC}$ , $AV_{SS} = DV_{SS} = 0$ V                                                                            |                 |               | 2.2 |     | 3.6  | V    |
|                  | Supply current, single<br>DAC channel (1)(2) | DAC12AMPx = 2, $DAC12IR = 0$ ,                                                                                             | 2.2 V, 3 V      | -40°C to 85°C |     | 50  | 110  |      |
| I <sub>DD</sub>  |                                              | $DAC12\_xDAT = 0x0800$                                                                                                     | 2.2 V, 3 V      | 105°C         |     | 69  | 150  |      |
|                  |                                              | $\begin{aligned} &DAC12AMPx = 2, DAC12IR = 1,\\ &DAC12\_xDAT = 0x0800,\\ &V_{eREF+} = V_{REF+} = AV_{CC} \end{aligned}$    | 2.2 V, 3 V      |               |     | 50  | 130  |      |
|                  |                                              | $\begin{aligned} &DAC12AMPx = 5,  DAC12IR = 1, \\ &DAC12\_xDAT = 0x0800, \\ &V_{eREF+} = V_{REF+} = AV_{CC} \end{aligned}$ | 2.2 V, 3 V      |               |     | 200 | 440  | μA   |
|                  |                                              | $\begin{aligned} &DAC12AMPx = 7, DAC12IR = 1,\\ &DAC12\_xDAT = 0x0800,\\ &V_{eREF+} = V_{REF+} = AV_{CC} \end{aligned}$    | 2.2 V, 3 V      |               |     | 700 | 1500 |      |
| PSRR             | Power-supply rejection ratio (3) (4)         | DAC12_xDAT = 800h, $V_{REF}$ = 1.5 V, $\Delta AV_{CC}$ = 100 mV                                                            | 2.2 V           |               |     | 70  |      |      |
|                  |                                              | DAC12_xDAT = 800h, $V_{REF}$ = 1.5 V or 2.5 V, $\Delta AV_{CC}$ = 100 mV                                                   | 3 V             |               |     | 70  |      | dB   |

- No load at the output pin, DAC12\_0 or DAC12\_1, assuming that the control bits for the shared pins are set properly.
- Current into reference terminals not included. If DAC12IR = 1 current flows through the input divider; see Reference Input specifications. PSRR =  $20 \times log(\Delta AV_{CC}/\Delta V_{DAC12\_XOUT})$  V<sub>REF</sub> is applied externally. The internal reference is not used.



#### 12-Bit DAC Linearity Specifications

|                                   | PARAMETER                                   | TEST CONDITIONS                                         | V <sub>cc</sub> | MIN | TYP  | MAX   | UNIT             |  |
|-----------------------------------|---------------------------------------------|---------------------------------------------------------|-----------------|-----|------|-------|------------------|--|
|                                   | Resolution                                  | 12-bit monotonic                                        |                 | 12  |      |       | bits             |  |
| INL                               | Integral nonlinearity <sup>(1)</sup>        | V <sub>REF</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2 V           |     | ±2.0 | ±8.0  | LSB              |  |
| IINL                              |                                             | V <sub>REF</sub> = 2.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 3 V             |     |      |       | LOD              |  |
| DNL                               | Differential nearlinearity (1)              | V <sub>REF</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2 V           |     | ±0.4 | ±1.0  | LSB              |  |
| DINL                              | Differential nonlinearity <sup>(1)</sup>    | V <sub>REF</sub> = 2.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 3 V             |     |      |       | LOD              |  |
|                                   | Offset voltage without calibration (1)(2)   | V <sub>REF</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2 V           |     |      | ±21   |                  |  |
| Fo                                |                                             | V <sub>REF</sub> = 2.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 3 V             |     |      |       | mV               |  |
| E <sub>O</sub>                    | Offset voltage with                         | V <sub>REF</sub> = 1.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 2.2 V           |     |      | ±2.5  | IIIV             |  |
|                                   | Offset voltage with calibration (1)(2)      | V <sub>REF</sub> = 2.5 V,<br>DAC12AMPx = 7, DAC12IR = 1 | 3 V             |     |      |       |                  |  |
| d <sub>E(O)</sub> /d <sub>T</sub> | Offset error temperature coefficient (3)    |                                                         | 2.2 V, 3 V      |     | 30   |       | μV/C             |  |
| _                                 | Gain error <sup>(3)</sup>                   | V <sub>REF</sub> = 1.5 V                                | 2.2 V           |     |      | ±3.50 | % FSR            |  |
| E <sub>G</sub>                    | Gain enor                                   | V <sub>REF</sub> = 2.5 V                                | 3 V             |     |      |       | % FSK            |  |
| d <sub>E(G)</sub> /d <sub>T</sub> | Gain temperature coefficient <sup>(3)</sup> |                                                         | 2.2 V, 3 V      |     | 10   |       | ppm of<br>FSR/°C |  |
|                                   |                                             | DAC12AMPx = 2                                           |                 |     |      | 100   | ms               |  |
| t <sub>Offset_Cal</sub>           | Time for offset calibration (4)             | DAC12AMPx = 3, 5                                        | 2.2 V, 3 V      |     |      | 32    |                  |  |
|                                   |                                             | DAC12AMPx = 4, 6, 7                                     |                 |     |      | 6     |                  |  |

- (1) Parameters calculated from the best-fit curve from 0x0A to 0xFFF. The best-fit curve method is used to deliver coefficients "a" and "b" of the first-order equation:  $y = a + b \times x$ . VDAC12\_xOUT =  $E_O + (1 + E_G) \times (V_{eREF+}/4095) \times DAC12_xDAT$ , DAC12IR = 1. The offset calibration works on the output operational amplifier. Offset calibration is triggered setting bit DAC12CALON.
- Parameters calculated from the best-fit curve from 0x0A to 0xFFF. The best-fit curve method is used to deliver coefficients "a" and "b" of the first-order equation:  $y = a + b \times x$ . VDAC12\_xOUT =  $E_O + (1 + E_G) \times (V_{eREF+}/4095) \times DAC12_xDAT$ , DAC12IR = 1.
- The offset calibration can be done if DAC12AMPx = {2, 3, 4, 5, 6, 7}. The output operational amplifier is switched off with DAC12AMPx= {0, 1}. The DAC12 module should be configured prior to initiating calibration. Port activity during calibration may affect accuracy and is not recommended.



Figure 41. Linearity Test Load Conditions and Gain/Offset Definition



## Typical Characteristics - 12-Bit DAC, Linearity Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

#### TYPICAL INL ERROR vs DIGITAL INPUT DATA



#### Figure 42.

## TYPICAL DNL ERROR vs



Figure 43.



## 12-Bit DAC Output Specifications

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                | TEST CONDITIONS                                                                                                                                            | V <sub>CC</sub> | MIN                        | TYP | MAX              | UNIT |
|-------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|-----|------------------|------|
| Vo                      |                                          | No Load, $V_{eREF+} = AV_{CC}$ , DAC12_xDAT = 0h, DAC12IR = 1, DAC12AMPx = 7                                                                               | _               | 0                          |     | 0.005            |      |
|                         | Output voltage range <sup>(1)</sup> (see | No Load, $V_{eREF+} = AV_{CC}$ , DAC12_xDAT = 0FFFh, DAC12IR = 1, DAC12AMPx = 7                                                                            |                 | AV <sub>CC</sub> -<br>0.05 |     | $AV_{CC}$        | V    |
|                         | Figure 44)                               | $\label{eq:RLoad} \begin{array}{l} R_{Load} = 3 \; k\Omega, \; V_{eREF+} = AV_{CC}, \\ DAC12\_xDAT = 0h, \; DAC12IR = 1, \\ DAC12AMPx = 7 \end{array}$     | - 2.2 V, 3 V    | 0                          |     | 0.1              |      |
|                         |                                          | $\label{eq:RLoad} \begin{array}{l} R_{Load} = 3 \; k\Omega, \; V_{eREF+} = AV_{CC}, \\ DAC12\_xDAT = 0FFFh, \; DAC12IR = 1, \\ DAC12AMPx = 7 \end{array}$  |                 | AV <sub>CC</sub> -<br>0.13 |     | AV <sub>CC</sub> |      |
| C <sub>L(DAC12)</sub>   | Maximum DAC12 load capacitance           |                                                                                                                                                            | 2.2 V, 3 V      |                            |     | 100              | pF   |
|                         | Mariana BAG40 land amand                 |                                                                                                                                                            | 2.2 V           | -0.5                       |     | 0.5              | ^    |
| I <sub>L(DAC12)</sub>   | Maximum DAC12 load current               |                                                                                                                                                            | 3 V             | -1                         |     | 1                | mA   |
|                         |                                          | $R_{Load} = 3 \text{ k}\Omega, V_{O/P(DAC12)} = 0 \text{ V}, \\ DAC12AMPx = 7, DAC12\_xDAT = 0h$                                                           |                 |                            | 150 | 250              |      |
| R <sub>O/P(DAC12)</sub> | Output resistance (see Figure 44)        | $\begin{aligned} R_{Load} &= 3 \text{ k}\Omega, \text{ V}_{O/P(DAC12)} = \text{AV}_{CC}, \\ DAC12AMPx &= 7, \\ DAC12\_xDAT &= 0 \text{FFFh} \end{aligned}$ | 2.2 V, 3 V      |                            | 150 | 250              | Ω    |
|                         |                                          | $\label{eq:RLoad} \begin{array}{l} R_{Load} = 3 \ k\Omega, \\ 0.3 \ V < V_{O/P(DAC12)} < AV_{CC} - 0.3 \ V, \\ DAC12AMPx = 7 \end{array}$                  |                 |                            | 1   | 4                |      |

(1) Data is valid after the offset calibration of the output amplifier.



Figure 44. DAC12\_x Output Resistance Tests

#### 12-Bit DAC Reference Input Specifications

|                                                   | PARAMETER                  | TEST CONDITIONS                                                              | V <sub>CC</sub> | MIN | TYP                  | MAX                    | UNIT |
|---------------------------------------------------|----------------------------|------------------------------------------------------------------------------|-----------------|-----|----------------------|------------------------|------|
| V <sub>eREF+</sub>                                | rtorororioo iripat         | DAC12IR = $0^{(1)(2)}$                                                       | 2.2 V, 3 V      |     | AV <sub>CC</sub> / 3 | AV <sub>CC</sub> + 0.2 | V    |
|                                                   |                            | DAC12IR = $1^{(3)(4)}$                                                       |                 |     | $AV_{CC}$            | $AV_{CC} + 0.2$        |      |
|                                                   | 5.                         | DAC12_0 IR = DAC12_1 IR = 0                                                  | 2.2 V, 3 V      | 20  |                      |                        | МΩ   |
| D                                                 |                            | DAC12_0 IR = 1, DAC12_1 IR = 0                                               |                 | 40  | 48                   | 50                     |      |
| R <sub>i(VREF+)</sub> ,<br>R <sub>i(VeREF+)</sub> | Reference input resistance | DAC12_0 IR = 0, DAC12_1 IR = 1                                               |                 | 40  |                      | 56                     | kΩ   |
| · ··(verer+)                                      |                            | DAC12_0 IR = DAC12_1 IR = 1,<br>DAC12_0 SREFx = DAC12_1 SREFx <sup>(5)</sup> |                 | 20  | 24                   | 28                     | K22  |

- (1) For a full-scale output, the reference input voltage can be as high as 1/3 of the maximum output voltage swing (AV<sub>CC</sub>).
- (2) The maximum voltage applied at reference input voltage terminal  $V_{eREF+} = [AV_{CC} VE(O)] / [3 \times (1 + E_G)]$ .
- For a full-scale output, the reference input voltage can be as high as the maximum output voltage swing (AV<sub>CC</sub>).
- (4) The maximum voltage applied at reference input voltage terminal  $V_{eREF+} = [AV_{CC} V_{E(O)}] / (1 + E_G)$ .
- (5) When DAC12IR = 1 and DAC12SREFx = 0 or 1 for both channels, the reference input resistive dividers for each DAC are in parallel reducing the reference input resistance.



## 12-Bit DAC Dynamic Specifications

 $V_{REF} = V_{CC}$ , DAC12IR = 1 (see Figure 45 and Figure 46), over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| P                   | PARAMETER                                                             | TEST CONDITIONS                                                                                            |                                         | V <sub>CC</sub> | MIN  | TYP  | MAX | UNIT |  |
|---------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------|------|------|-----|------|--|
|                     |                                                                       | DAC12 xDAT = 800h,                                                                                         | DAC12AMPx = $0 \rightarrow \{2, 3, 4\}$ |                 |      | 60   | 120 |      |  |
| t <sub>ON</sub>     | DAC12 on-time                                                         | $Error_{V(O)} < \pm 0.5 LSB^{(1)}$ (see                                                                    | $DAC12AMPx = 0 \rightarrow \{5, 6\}$    | 2.2 V, 3 V      |      | 15   | 30  | μs   |  |
|                     |                                                                       | Figure 45)                                                                                                 | $DAC12AMPx = 0 \to 7$                   |                 |      | 6    | 12  |      |  |
|                     |                                                                       |                                                                                                            | DAC12AMPx = 2                           |                 |      | 100  | 200 |      |  |
| t <sub>S(FS)</sub>  | Settling time, full scale                                             | DAC12_xDAT = $80h \rightarrow F7Fh \rightarrow 80h$                                                        | DAC12AMPx = $3, 5$                      | 2.2 V, 3 V      |      | 40   | 80  | μs   |  |
|                     | ruii Scaic                                                            | 0011 7 1 11 11 7 0011                                                                                      | DAC12AMPx = 4, 6, 7                     |                 |      | 15   | 30  | •    |  |
|                     |                                                                       | DAC12 xDAT =                                                                                               | DAC12AMPx = 2                           |                 |      | 5    |     |      |  |
| t <sub>S(C-C)</sub> | Settling time, code to code                                           | 3F8h → 408h → 3F8h                                                                                         | DAC12AMPx = 3, 5                        | 2.2 V, 3 V      |      | 2    |     | μs   |  |
|                     | 0000 10 0000                                                          | BF8h → C08h → BF8h                                                                                         | DAC12AMPx = 4, 6, 7                     |                 |      | 1    |     |      |  |
|                     |                                                                       |                                                                                                            | DAC12AMPx = 2                           |                 | 0.05 | 0.12 |     | V/µs |  |
| SR                  | Slew rate <sup>(2)</sup>                                              | DAC12_xDAT = $80h \rightarrow F7Fh \rightarrow 80h$                                                        | DAC12AMPx = 3, 5                        | 2.2 V, 3 V      | 0.35 | 0.7  |     |      |  |
|                     |                                                                       | 0011 77 77 77 77 77 77 77 77 77 77 77 77 7                                                                 | DAC12AMPx = 4, 6, 7                     |                 | 1.5  | 2.7  |     |      |  |
|                     |                                                                       |                                                                                                            | DAC12AMPx = 2                           |                 |      | 600  |     |      |  |
|                     | Glitch energy, full scale                                             | DAC12_xDAT = $80h \rightarrow F7Fh \rightarrow 80h$                                                        | DAC12AMPx = 3, 5                        | 2.2 V, 3 V      |      | 150  |     | nV-s |  |
|                     | scale                                                                 | 0011 -> 1 71 11 -> 0011                                                                                    | DAC12AMPx = 4, 6, 7                     |                 |      | 30   |     |      |  |
|                     | 3-dB bandwidth,                                                       | DAC12AMPx = {2, 3, 4}, DAC<br>DAC12_xDAT = 800h                                                            | 12SREFx = 2, DAC12IR = 1,               |                 | 40   |      |     |      |  |
| BW <sub>-3dB</sub>  | $V_{DC} = 1.5 \text{ V}, V_{AC}$<br>= 0.1 $V_{PP}$ (see               | DAC12AMPx = {5, 6}, DAC12<br>DAC12_xDAT = 800h                                                             | SREFx = 2, DAC12IR = 1,                 | 2.2 V, 3 V      | 180  |      |     | kHz  |  |
|                     | Figure 47)                                                            | DAC12AMPx = 7, DAC12SRE<br>DAC12_xDAT = 800h                                                               | EFx = 2, DAC12IR = 1,                   |                 | 550  |      |     |      |  |
|                     | Channel-to-<br>channel<br>crosstalk <sup>(1)</sup> (see<br>Figure 48) | DAC12_0DAT = 800h, No loa<br>DAC12_1DAT = 80h $\leftrightarrow$ F7Fh<br>$f_{DAC12_1OUT}$ = 10 kHz, Duty cy | $R_{Load} = 3 k\Omega,$                 | - 2.2 V, 3 V    |      | -80  |     |      |  |
|                     |                                                                       | DAC12_0DAT = 80h ↔ F7Fh<br>DAC12_1DAT = 800h, No loa<br>Duty cycle = 50%                                   |                                         | 2.2 V, 3 V      |      | -80  |     | dB   |  |

- $R_{Load}$  and  $C_{Load}$  are connected to AV<sub>SS</sub> (not AV<sub>CC</sub>/2) in Figure 45. Slew rate applies to output voltage steps  $\geq$  200 mV.



Figure 45. Settling Time and Glitch Energy Testing





Figure 46. Slew Rate Testing



Figure 47. Test Conditions for 3-dB Bandwidth Specification



Figure 48. Crosstalk Test Conditions



#### Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                                           | TEST CONDITIONS       | V <sub>cc</sub> | MIN             | TYP             | MAX | UNIT             |
|----------------------------|-----------------------------------------------------|-----------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program and erase supply voltage                    |                       |                 | 2.2             |                 | 3.6 | ٧                |
| $f_{FTG}$                  | Flash timing generator frequency                    |                       |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                       | 2.2 V/3.6 V     |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                       | 2.2 V/3.6 V     |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>           | Cumulative program time (1)                         |                       | 2.2 V/3.6 V     |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>       | Cumulative mass erase time                          |                       | 2.2 V/3.6 V     | 20              |                 |     | ms               |
|                            | Program and erase endurance                         |                       |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>     | Data retention duration                             | T <sub>J</sub> = 25°C |                 | 100             |                 |     | years            |
| t <sub>Word</sub>          | Word or byte program time                           | (2)                   |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>      | Block program time for first byte or word           | (2)                   |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | (2)                   |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | (2)                   |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | (2)                   |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | (2)                   |                 |                 | 4819            |     | t <sub>FTG</sub> |

<sup>(1)</sup> The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

#### **RAM**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| 0.0                 | res recommended tanger of capping ventage and operating need an temperature (among outletting) |                 |         |      |  |  |  |  |  |
|---------------------|------------------------------------------------------------------------------------------------|-----------------|---------|------|--|--|--|--|--|
|                     | PARAMETER                                                                                      | TEST CONDITIONS | MIN MAX | UNIT |  |  |  |  |  |
| V <sub>(RAMh)</sub> | RAM retention supply voltage (1)                                                               | CPU halted      | 1.6     | V    |  |  |  |  |  |

<sup>(1)</sup> This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition.

#### JTAG Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                | V <sub>CC</sub> | MIN | TYP | MAX | UNIT   |
|-----------------------|----------------------------------------------------------|-----------------|-----|-----|-----|--------|
| f <sub>TCK</sub>      | TCK input frequency <sup>(1)</sup>                       | 2.2 V           | 0   |     | 5   | NAL I- |
|                       |                                                          | 3 V             | 0   |     | 10  | MHz    |
| R <sub>Internal</sub> | Internal pullup resistance on TMS, TCK, and TDI/TCLK (2) | 2.2 V, 3 V      | 25  | 60  | 90  | kΩ     |

<sup>(1)</sup> f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.

#### JTAG Fuse<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                                 | TEST CONDITIONS       | MIN | MAX | UNIT |
|-----------------|-------------------------------------------|-----------------------|-----|-----|------|
| $V_{CC(FB)}$    | Supply voltage during fuse-blow condition | T <sub>A</sub> = 25°C | 2.5 |     | V    |
| $V_{FB}$        | Voltage level on TEST for fuse blow       |                       | 6   | 7   | V    |
| I <sub>FB</sub> | Supply current into TEST during fuse blow |                       |     | 100 | mA   |
| $t_{FB}$        | Time to blow fuse                         |                       |     | 1   | ms   |

(1) Once the fuse is blown, no further access to the JTAG/Test and emulation feature is possible, and JTAG is switched to bypass mode.

<sup>(2)</sup> These values are hardwired into the Flash Controller's state machine (t<sub>FTG</sub> = 1/f<sub>FTG</sub>).

<sup>(2)</sup> TMS, TCK, and TDI/TCLK pullup resistors are implemented in all versions.



#### **APPLICATION INFORMATION**

# Port P1 (P1.0 to P1.7), Input/Output With Schmitt Trigger





# Table 15. Port P1 (P1.0 to P1.7) Pin Functions

| DINI NAME (D4)   |   | FUNCTION       | CONTROL BIT | S / SIGNALS |
|------------------|---|----------------|-------------|-------------|
| PIN NAME (P1.x)  | X | FUNCTION       | P1DIR.x     | P1SEL.x     |
|                  |   | P1.0 (I/O)     | I: 0; O: 1  | 0           |
| P1.0/TACLK/CAOUT | 0 | Timer_A3.TACLK | 0           | 1           |
|                  |   | CAOUT          | 1           | 1           |
|                  |   | P1.1 (I/O)     | I: 0; O: 1  | 0           |
| P1.1/TA0         | 1 | Timer_A3.CCI0A | 0           | 1           |
|                  |   | Timer_A3.TA0   | 1           | 1           |
|                  |   | P1.2 (I/O)     | I: 0; O: 1  | 0           |
| P1.2/TA1         | 2 | Timer_A3.CCI1A | 0           | 1           |
|                  |   | Timer_A3.TA1   | 1           | 1           |
|                  |   | P1.3 (I/O)     | I: 0; O: 1  | 0           |
| P1.3/TA2         | 3 | Timer_A3.CCI2A | 0           | 1           |
|                  |   | Timer_A3.TA2   | 1           | 1           |
| D4 4/CMCLK       | 4 | P1.4 (I/O)     | I: 0; O: 1  | 0           |
| P1.4/SMCLK       | 4 | SMCLK          | 1           | 1           |
| D4 F/TAO         | 5 | P1.5 (I/O)     | I: 0; O: 1  | 0           |
| P1.5/TA0         | 5 | Timer_A3.TA0   | 1           | 1           |
| D4 6/TA4         | 6 | P1.6 (I/O)     | I: 0; O: 1  | 0           |
| P1.6/TA1         | 6 | Timer_A3.TA1   | 1           | 1           |
| D4 7/TA0         | 7 | P1.7 (I/O)     | I: 0; O: 1  | 0           |
| P1.7/TA2         | / | Timer_A3.TA2   | 1           | 1           |



# Port P2 (P2.0 to P2.4, P2.6, and P2.7), Input/Output With Schmitt Trigger





#### Table 16. Port P2 (P2.0 to P2.4, P2.6, and P2.7) Pin Functions

| DINI NIAME (DC. )                           | х | FUNCTION         | CONT   | CONTROL BITS / SIGNALS <sup>(1)</sup> |         |  |
|---------------------------------------------|---|------------------|--------|---------------------------------------|---------|--|
| PIN NAME (P2.x)                             |   | FUNCTION         | CAPD.x | P2DIR.x                               | P2SEL.x |  |
|                                             |   | P2.0 (I/O)       | 0      | I: 0; O: 1                            | 0       |  |
| P2.0/ACLK/CA2                               | 0 | ACLK             | 0      | 1                                     | 1       |  |
|                                             |   | CA2              | 1      | Х                                     | Х       |  |
|                                             |   | P2.1 (I/O)       | 0      | I: 0; O: 1                            | 0       |  |
| P2.1/TAINCLK/CA3                            | 1 | Timer_A3.INCLK   | 0      | 0                                     | 1       |  |
| P2. I/TAINCLK/CA3                           | ' | DV <sub>SS</sub> | 0      | 1                                     | 1       |  |
|                                             |   | CA3              | 1      | X                                     | X       |  |
|                                             |   | P2.2 (I/O)       | 0      | I: 0; O: 1                            | 0       |  |
| P2.2/CAOUT/TA0/CA4                          | 2 | CAOUT            | 0      | 1                                     | 1       |  |
| P2.2/CAUU1/1AU/CA4                          | 2 | Timer_A3.CCI0B   | 0      | 0                                     | 1       |  |
|                                             |   | CA4              | 1      | X                                     | X       |  |
|                                             |   | P2.3 (I/O)       | 0      | I: 0; O: 1                            | 0       |  |
| P2.3/CA0/TA1                                | 3 | Timer_A3.TA1     | 0      | 1                                     | 1       |  |
|                                             |   | CA0              | 1      | X                                     | X       |  |
|                                             |   | P2.4 (I/O)       | 0      | I: 0; O: 1                            | 0       |  |
| P2.4/CA1/TA2                                | 4 | Timer_A3.TA2     | 0      | 1                                     | Х       |  |
|                                             |   | CA1              | 1      | X                                     | 1       |  |
|                                             |   | P2.6 (I/O)       | 0      | I: 0; O: 1                            | 0       |  |
| P2.6/ADC12CLK/<br>DMAE0 <sup>(2)</sup> /CA6 | 6 | ADC12CLK         | 0      | 1                                     | 1       |  |
|                                             | 0 | DMAE0            | 0      | 0                                     | 1       |  |
|                                             |   | CA6              | 1      | X                                     | Х       |  |
|                                             |   | P2.7 (I/O)       | 0      | I: 0; O: 1                            | 0       |  |
| P2.7/TA0/CA7                                | 7 | Timer_A3.TA0     | 0      | 1                                     | 1       |  |
|                                             |   | CA7              | 1      | X                                     | X       |  |

<sup>(1)</sup> X = Don't care(2) MSP430F261x devices only



# Port P2 (P2.5), Input/Output With Schmitt Trigger



Table 17. Port P2 (P2.5) Pin Functions

| DIN NAME (D2 v)            |   | FUNCTION                        | CONTROL BITS / SIGNALS <sup>(1)</sup> |      |            |         |
|----------------------------|---|---------------------------------|---------------------------------------|------|------------|---------|
| PIN NAME (P2.x)            | X |                                 | CAPD                                  | DCOR | P2DIR.5    | P2SEL.5 |
|                            |   | P2.5 (I/O)                      | 0                                     | 0    | I: 0; O: 1 | 0       |
| D2 E/D /CAE                | 5 | R <sub>OSC</sub> <sup>(2)</sup> | 0                                     | 1    | X          | X       |
| P2.5/R <sub>OSC</sub> /CA5 |   | DV <sub>SS</sub>                | 0                                     | 0    | 1          | 1       |
|                            |   | CA5                             | 1 or selected                         | 0    | Х          | X       |

X = Don't care

<sup>(2)</sup> If R<sub>OSC</sub> is used, it is connected to an external resistor.

#### Port P3 (P3.0 to P3.7), Input/Output With Schmitt Trigger



Table 18. Port P3 (P3.0 to P3.7) Pin Functions

| DINI NAME (DO)  |   | FUNCTION                        | CONTROL BIT | CONTROL BITS / SIGNALS <sup>(1)</sup> |  |  |
|-----------------|---|---------------------------------|-------------|---------------------------------------|--|--|
| PIN NAME (P3.x) | X | FUNCTION                        | P3DIR.x     | P3SEL.x                               |  |  |
| P3.0/UCB0STE/   | 0 | P3.0 (I/O)                      | I: 0; O: 1  | 0                                     |  |  |
| UCA0CLK         | U | UCB0STE/UCA0CLK(2)(3)           | X           | 1                                     |  |  |
| P3.1/UCB0SIMO/  | 1 | P3.1 (I/O)                      | l: 0; O: 1  | 0                                     |  |  |
| UCB0SDA         | ' | UCB0SIMO/UCB0SDA (4)(5)         | X           | 1                                     |  |  |
| P3.2/UCB0SOMI/  | 2 | P3.2 (I/O)                      | l: 0; O: 1  | 0                                     |  |  |
| UCB0SCL         |   | UCB0SOMI/UCB0SCL(4)(5)          | X           | 1                                     |  |  |
| P3.3/UCB0CLK/   |   | P3.3 (I/O)                      | I: 0; O: 1  | 0                                     |  |  |
| UCA0STE         | 3 | UCB0CLK/UCA0STE (4)             | X           | 1                                     |  |  |
| P3.4/UCA0TXD/   | 4 | P3.4 (I/O)                      | I: 0; O: 1  | 0                                     |  |  |
| UCA0SIMO        | 4 | UCA0TXD/UCA0SIMO(4)             | X           | 1                                     |  |  |
| P3.5/UCA0RXD/   | 5 | P3.5 (I/O)                      | I: 0; O: 1  | 0                                     |  |  |
| UCA0SOMI        | 5 | UCA0RXD/UCA0SOMI(4)             | X           | 1                                     |  |  |
| P3.6/UCA1TXD/   | 6 | P3.6 (I/O)                      | I: 0; O: 1  | 0                                     |  |  |
| UCA1SIMO        | 6 | UCA1TXD/UCA1SIMO <sup>(4)</sup> | Х           | 1                                     |  |  |
| P3.7/UCA1RXD/   | 7 | P3.7 (I/O)                      | I: 0; O: 1  | 0                                     |  |  |
| UCA1SOMI        | / | UCA1RXD/UCA1SOMI(4)             | X           | 1                                     |  |  |

<sup>(1)</sup> X = Don't care

- (2) The pin direction is controlled by the USCI module.
- (3) UCAOCLK function takes precedence over UCBOSTE function. If the pin is required as UCAOCLK input or output, USCI\_A0/B0 is forced to 3-wire SPI mode if 4-wire SPI mode is selected.
- (4) The pin direction is controlled by the USCI module.
- (5) If the I2C functionality is selected, the output drives only the logical 0 to V<sub>SS</sub> level.



# Port P4 (P4.0 to P4.7), Input/Output With Schmitt Trigger



Table 19. Port P4 (P4.0 to P4.7) Pin Functions

| DINI NIAME (D4) |   | FUNCTION                          | CONTROL BITS | S / SIGNALS <sup>(1)</sup> |
|-----------------|---|-----------------------------------|--------------|----------------------------|
| PIN NAME (P4.x) | X | FUNCTION                          | P4DIR.x      | P4SEL.x                    |
|                 |   | P4.0 (I/O)                        | I: 0; O: 1   | 0                          |
| P4.0/TB0        | 0 | Timer_B7.CCI0A and Timer_B7.CCI0B | 0            | 1                          |
|                 |   | Timer_B7.TB0                      | 1            | 1                          |
|                 |   | P4.1 (I/O)                        | I: 0; O: 1   | 0                          |
| P4.1/TB1        | 1 | Timer_B7.CCI1A and Timer_B7.CCI1B | 0            | 1                          |
|                 |   | Timer_B7.TB1                      | 1            | 1                          |
|                 |   | P4.2 (I/O)                        | I: 0; O: 1   | 0                          |
| P4.2/TB2        | 2 | Timer_B7.CCl2A and Timer_B7.CCl2B | 0            | 1                          |
|                 |   | Timer_B7.TB2                      | 1            | 1                          |
|                 |   | P4.3 (I/O)                        | I: 0; O: 1   | 0                          |
| P4.3/TB3        | 3 | Timer_B7.CCl3A and Timer_B7.CCl3B | 0            | 1                          |
|                 |   | Timer_B7.TB3                      | 1            | 1                          |
|                 |   | P4.4 (I/O)                        | I: 0; O: 1   | 0                          |
| P4.4/TB4        | 4 | Timer_B7.CCI4A and Timer_B7.CCI4B | 0            | 1                          |
|                 |   | Timer_B7.TB4                      | 1            | 1                          |
|                 |   | P4.5 (I/O)                        | I: 0; O: 1   | 0                          |
| P4.5/TB5        | 5 | Timer_B7.CCl5A and Timer_B7.CCl5B | 0            | 1                          |
|                 |   | Timer_B7.TB5                      | 1            | 1                          |
|                 |   | P4.6 (I/O)                        | I: 0; O: 1   | 0                          |
| P4.6/TB6        | 6 | Timer_B7.CCl6A and Timer_B7.CCl6B | 0            | 1                          |
|                 |   | Timer_B7.TB6                      | 1            | 1                          |
| P4.7/TBCLK      | 7 | P4.7 (I/O)                        | I: 0; O: 1   | 0                          |
| F4.//IDULN      | ( | Timer_B7.TBCLK                    | 1            | 1                          |

<sup>(1)</sup> X = Don't care

# TEXAS INSTRUMENTS

#### Port P5 (P5.0 to P5.7), Input/Output With Schmitt Trigger



Table 20. Port P5 (P5.0 to P5.7) Pin Functions

| PIN NAME (P5.x)    |   | FUNCTION                           | CONTROL BIT | CONTROL BITS / SIGNALS <sup>(1)</sup> |  |  |
|--------------------|---|------------------------------------|-------------|---------------------------------------|--|--|
|                    |   | FUNCTION                           | P5DIR.x     | P5SEL.x                               |  |  |
| P5.0/UCB1STE/      | 0 | P5.0 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| UCA1CLK            | 0 | UCB1STE/UCA1CLK <sup>(2)(3)</sup>  | X           | 1                                     |  |  |
| P5.1/UCB1SIMO/     |   | P5.1 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| UCB1SDA            | 1 | UCB1SIMO/UCB1SDA <sup>(2)(4)</sup> | X           | 1                                     |  |  |
| P5.2/UCB1SOMI/     | 0 | P5.2 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| UCB1SCL            | 2 | UCB1SOMI/UCB1SCL <sup>(2)(4)</sup> | X           | 1                                     |  |  |
| P5.3/UCB1CLK/      | _ | P5.3 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| UCA1STE            | 3 | UCB1CLK/UCA1STE (2)                | Х           | 1                                     |  |  |
| DE A/MOLIZ         | 4 | P5.0 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| P5.4/MCLK          | 4 | MCLK                               | 1           | 1                                     |  |  |
| P5.5/SMCLK         | 5 | P5.1 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| Po.o/SIVICLN       | 5 | SMCLK                              | 1           | 1                                     |  |  |
| DE O/A OLIV        | _ | P5.2 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| P5.6/ACLK          | 6 | ACLK                               | 1           | 1                                     |  |  |
|                    |   | P5.7 (I/O)                         | I: 0; O: 1  | 0                                     |  |  |
| P5.7/TBOUTH/SVSOUT | 7 | ТВОИТН                             | 0           | 1                                     |  |  |
|                    |   | SVSOUT                             | 1           | 1                                     |  |  |

<sup>(1)</sup> X = Don't care

<sup>(2)</sup> The pin direction is controlled by the USCI module.

<sup>(3)</sup> UCA1CLK function takes precedence over UCB1STE function. If the pin is required as UCA1CLK input or output USCI\_A1/B1 will be forced to 3-wire SPI mode if 4-wire SPI mode is selected.

<sup>(4)</sup> If the I2C functionality is selected, the output drives only the logical 0 to V<sub>SS</sub> level.



# Port P6 (P6.0 to P6.4), Input/Output With Schmitt Trigger



Table 21. Port P6 (P6.0 to P6.4) Pin Functions

| DINI NIAME (DO) |   | FUNCTION          | CONT       | CONTROL BITS / SIGNALS <sup>(1)</sup> |           |  |
|-----------------|---|-------------------|------------|---------------------------------------|-----------|--|
| PIN NAME (P6.x) | X | FUNCTION          | P6DIR.x    | P6SEL.x                               | INCH.x    |  |
| P6.0/A0         | 0 | P6.0 (I/O)        | I: 0; O: 1 | 0                                     | 0         |  |
| P6.0/A0         | 0 | A0 <sup>(2)</sup> | X          | 1                                     | 1 (y = 0) |  |
| DC 4/A4         | _ | P6.1 (I/O)        | I: 0; O: 1 | 0                                     | 0         |  |
| P6.1/A1         | 1 | A1 <sup>(2)</sup> | X          | 1                                     | 1 (y = 1) |  |
| P6.2/A2         | 2 | P6.2 (I/O)        | l: 0; O: 1 | 0                                     | 0         |  |
| 70.2/AZ         | 2 | A2 <sup>(2)</sup> | X          | 1                                     | 1 (y = 2) |  |
| DC 2/A2         | 3 | P6.3 (I/O)        | I: 0; O: 1 | 0                                     | 0         |  |
| P6.3/A3         | 3 | A3 <sup>(2)</sup> | X          | 1                                     | 1 (y = 3) |  |
| DC 4/A4         | 4 | P6.4 (I/O)        | l: 0; O: 1 | 0                                     | 0         |  |
| P6.4/A4         | 4 | A4 <sup>(2)</sup> | Х          | 1                                     | 1 (y = 4) |  |

X = Don't careThe ADC12 channel Ax is connected to AV<sub>SS</sub> internally if not selected.



#### Port P6 (P6.5 and P6.6), Input/Output With Schmitt Trigger



Table 22. Port P6 (P6.5 and P6.6) Pin Functions

| DINI NAME (DO)              |   | FUNCTION                           | CONTROL BITS / SIGNALS <sup>(1)</sup> |         |              |           |
|-----------------------------|---|------------------------------------|---------------------------------------|---------|--------------|-----------|
| PIN NAME (P6.x)             | X | FUNCTION                           | P6DIR.x                               | P6SEL.x | DAC12AMP > 0 | INCH.y    |
|                             |   | P6.5 (I/O)                         | I: 0; O: 1                            | 0       | 0            | 0         |
| P6.5/A5/DAC1 (2)            | _ | DV <sub>SS</sub>                   | 1                                     | 1       | 0            | 0         |
|                             | 5 | A5 <sup>(3)</sup>                  | X                                     | Х       | 0            | 1 (y = 5) |
|                             |   | DAC1 (DAC12OPS = 1) <sup>(4)</sup> | Х                                     | Х       | 1            | 0         |
| P6.6/A6/DAC0 <sup>(5)</sup> |   | P6.6 (I/O)                         | I: 0; O: 1                            | 0       | 0            | 0         |
|                             |   | DV <sub>SS</sub>                   | 1                                     | 1       | 0            | 0         |
|                             | 6 | A6 <sup>(6)</sup>                  | Х                                     | Х       | 0            | 1 (y = 6) |
|                             |   | DAC0 (DAC12OPS = 0) <sup>(7)</sup> | Х                                     | Х       | 1            | 0         |

- (1) X = Don't care
- (2) MSP430F261x devices only
- (3) The ADC12 channel Ax is connected to AV<sub>SS</sub> internally if not selected.
- (4) The DAC outputs are floating if not selected.
- (5) MSP430F261x devices only
- (6) The ADC12 channel Ax is connected to AV<sub>SS</sub> internally if not selected.
- (7) The DAC outputs are floating if not selected.



#### Port P6 (P6.7), Input/Output With Schmitt Trigger



Table 23. Port P6 (P6.7) Pin Functions

| PIN NAME (P6.x)                                       |   | FUNCTION                           | CONTROL BITS / SIGNALS <sup>(1)</sup> |         |           |            |  |
|-------------------------------------------------------|---|------------------------------------|---------------------------------------|---------|-----------|------------|--|
|                                                       | X | FUNCTION                           | P6DIR.x                               | P6SEL.x | INCH.y    | DAC12AMP>0 |  |
| P6.7/A7/DAC1 <sup>(2)</sup> /<br>SVSIN <sup>(2)</sup> |   | P6.7 (I/O)                         | I: 0; O: 1                            | 0       | 0         | 0          |  |
|                                                       |   | DV <sub>SS</sub>                   | 1                                     | 1       | 0         | 0          |  |
|                                                       | 7 | A7 <sup>(3)</sup>                  | Х                                     | 1       | 1 (y = 7) | 0          |  |
|                                                       |   | DAC1 (DAC12OPS = 0) <sup>(4)</sup> | Х                                     | 1       | 0         | 1          |  |
|                                                       |   | SVSIN (VLD = 15)                   | Х                                     | 1       | 0         | 0          |  |

- (1) X = Don't care(2) MSP430F261x devices only
- The ADC12 channel Ax is connected to AV<sub>SS</sub> internally if not selected. The DAC outputs are floating if not selected.



# Port P7 (P7.0 to P7.7), Input/Output With Schmitt Trigger<sup>(5)</sup>



Table 24. Port P7 (P7.0 to P7.7) Pin Functions<sup>(1)</sup>

| DINI NIAME (DZ) |    | FUNCTION   | CONTROL BIT | S / SIGNALS <sup>(2)</sup> |
|-----------------|----|------------|-------------|----------------------------|
| PIN NAME (P7.x) | X  | FUNCTION   | P7DIR.x     | P7SEL.x                    |
| P7.0            | 0  | P7.0 (I/O) | I: 0; O: 1  | 0                          |
| F7.0            | U  | Input      | X           | 1                          |
| P7.1            | 1  | P7.1 (I/O) | I: 0; O: 1  | 0                          |
| F7.1            | Į. | Input      | X           | 1                          |
| P7.2            | 2  | P7.2 (I/O) | I: 0; O: 1  | 0                          |
| F1.2            |    | Input      | X           | 1                          |
| P7.3            | 3  | P7.3 (I/O) | I: 0; O: 1  | 0                          |
| F7.3            | 3  | Input      | X           | 1                          |
| P7.4            | 4  | P7.4 (I/O) | I: 0; O: 1  | 0                          |
| F7.4            | 4  | Input      | X           | 1                          |
| P7.5            | 5  | P7.5 (I/O) | I: 0; O: 1  | 0                          |
| F1.5            | 3  | Input      | X           | 1                          |
| D7 6            | 6  | P7.6 (I/O) | I: 0; O: 1  | 0                          |
| P7.6            | 0  | Input      | X           | 1                          |
| P7.7            | 7  | P7.7 (I/O) | I: 0; O: 1  | 0                          |
| F1.1            | 1  | Input      | X           | 1                          |

<sup>(5) 80-</sup>pin devices only

<sup>(1) 80-</sup>pin devices only

<sup>(2)</sup> X = Don't care



# Port P8 (P8.0 to P8.5), Input/Output With Schmitt Trigger (3)



Table 25. Port P8 (P8.0 to P8.5) Pin Functions<sup>(1)</sup>

| DIN NAME (DO w) |   | FUNCTION   | CONTROL BIT | CONTROL BITS / SIGNALS <sup>(2)</sup> |  |
|-----------------|---|------------|-------------|---------------------------------------|--|
| PIN NAME (P8.x) | X | FUNCTION   | P8DIR.x     | P8SEL.x                               |  |
| P8.0            | 0 | P8.0 (I/O) | I: 0; O: 1  | 0                                     |  |
| P0.U            | U | Input      | X           | 1                                     |  |
| P8.1            | 4 | P8.1 (I/O) | I: 0; O: 1  | 0                                     |  |
| P0.1            | ' | Input      | X           | 1                                     |  |
| D0 0            | 2 | P8.2 (I/O) | I: 0; O: 1  | 0                                     |  |
| P8.2            | 2 | Input      | X           | 1                                     |  |
| P8.3            | 3 | P8.3 (I/O) | I: 0; O: 1  | 0                                     |  |
| P0.3            | 3 | Input      | Х           | 1                                     |  |
| D0 4            | 4 | P8.4 (I/O) | I: 0; O: 1  | 0                                     |  |
| P8.4            | 4 | Input      | X           | 1                                     |  |
| D0 <i>E</i>     | 5 | P8.5 (I/O) | I: 0; O: 1  | 0                                     |  |
| P8.5            | 5 | Input      | X           | 1                                     |  |

<sup>(3) 80-</sup>pin devices only

<sup>(1) 80-</sup>pin devices only

<sup>(2)</sup> X = Don't care



# Port P8 (P8.6), Input/Output With Schmitt Trigger<sup>(3)</sup>



Table 26. Port P8 (P8.6) Pin Functions<sup>(1)</sup>

| DIN NAME (DO v) | v | FUNCTION         | CONTROL BITS / SIGNAL |         |
|-----------------|---|------------------|-----------------------|---------|
| PIN NAME (P8.x) | X | FUNCTION         | P8DIR.x               | P8SEL.x |
| P8.6/XT2OUT     |   | P8.6 (I/O)       | I: 0; O: 1            | 0       |
|                 | 6 | XT2OUT (default) | 0                     | 1       |
|                 |   | DV <sub>SS</sub> | 1                     | 1       |

<sup>(3) 80-</sup>pin devices only

<sup>(1) 80-</sup>pin devices only



# Port P8 (P8.7), Input/Output With Schmitt Trigger<sup>(2)</sup>



Table 27. Port P8 (P8.7) Pin Functions<sup>(1)</sup>

| DIN NAME (DO v) |   | FUNCTION        | CONTROL BITS / SIGNALS |         |  |  |  |
|-----------------|---|-----------------|------------------------|---------|--|--|--|
| PIN NAME (P8.x) | X | FUNCTION        | P8DIR.x                | P8SEL.x |  |  |  |
|                 | 7 | P8.7 (I/O)      | I: 0; O: 1             | 0       |  |  |  |
| P8.7/XT2IN      |   | XT2IN (default) | 0                      | 1       |  |  |  |
|                 |   | $V_{SS}$        | 1                      | 1       |  |  |  |

- (2) 80-pin devices only
- (1) 80-pin devices only



# JTAG Pins: TMS, TCK, TDI/TCLK, TDO/TDI, Input/Output With Schmitt Trigger



During Programming Activity and During Blowing of the Fuse, Pin TDO/TDI Is Used to Apply the Test Input Data for JTAG Circuitry



#### **JTAG Fuse Check Mode**

MSP430 devices that have the fuse on the TEST terminal have a fuse check mode that tests the continuity of the fuse the first time the JTAG port is accessed after a power-on reset (POR). When activated, a fuse check current,  $I_{TF}$ , of 1 mA at 3 V, 2.5 mA at 5 V can flow from the TEST pin to ground if the fuse is not burned. Care must be taken to avoid accidentally activating the fuse check mode and increasing overall system power consumption.

When the TEST pin is again taken low after a test or programming session, the fuse check mode and sense currents are terminated.

Activation of the fuse check mode occurs with the first negative edge on the TMS pin after power up or if TMS is being held low during power up. The second positive edge on the TMS pin deactivates the fuse check mode. After deactivation, the fuse check mode remains inactive until another POR occurs. After each POR the fuse check mode has the potential to be activated.

The fuse check current flows only when the fuse check mode is active and the TMS pin is in a low state (see Figure 49). Therefore, the additional current flow can be prevented by holding the TMS pin high (default condition).



Figure 49. Fuse Check Mode Current



#### **REVISION HISTORY**

| LITERATURE<br>NUMBER | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLAS541              | Product Preview release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SLAS541A             | Production Data release Corrected the format and the content shown on the first page. Corrected pin number of P3.6 and P3.7 in 64-pin package in the terminal function list. Corrected the port schematics. Corrected "calibration data" section (page 20). Typos and formatting corrected. Added the figure "typical characteristics - LPM4 current" (Page 33).                                                                                                                                                                                                                                     |
| SLAS541B             | Added preview of MSP430F261x BGA devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SLAS541C             | Release to market of MSP430F261x BGA devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SLAS541D             | Added the ESD disclaimer (page 1).  Added reserved BGA pins to the terminal function list (pages 10 and following).  Corrected the references in the output port parameters (page 36).  Corrected the cumulative program time of the flash (page 75).                                                                                                                                                                                                                                                                                                                                                |
| SLAS541E             | Corrected LFXT1Sx values in Figures 23 and 24 (page 52).  Corrected XT2Sx values in Figures 25 and 26 (page 54).  Corrected t <sub>CMErase</sub> MIN value from 200 ms to 20 ms and removed two notes in the flash memory table (page 75).                                                                                                                                                                                                                                                                                                                                                           |
| SLAS541F             | Renamed Tags Used by the ADC Calibration Tags table to Tags used by the TLV Structure (page 20). Changed value of TAG_ADC12_1 from 0x10 to 0x08 in Tags used by the TLV Structure (page 20). Added CAOUT to P1.0/TACLK, Changed Timer_A3.CCl0A to Timer_A3.CCl1A and Timer_A3.TA0 to Timer_A3.TA1 in P1.2/TA1 row, Changed Timer_A3.CCl0A to Timer_A3.CCl2A and Timer_A3.TA0 to Timer_A3.TA2 in P1.3/TA2 row in Port P1 (P1.0 to P1.7) pin functions table (page 78). Changed TA0 to Timer_A3.CCl0B in P2.2/CAOUT/TA0/CA4 row of Port P2.0, P2.3, P2.4, P2.6 and P2.7 pin functions table (page 80). |
| SLAS541G             | Changed limits on t <sub>d(SVSon)</sub> parameter (page 40)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SLAS541H             | Changed Control Bits/Signals in Table 21, Table 22, and Table 23. Changed crystal signal names in Table 26 and Table 27.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SLAS541I             | Changed T <sub>stg</sub> , Programmed device, to -55°C to 150°C in Absolute Maximum Ratings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SLAS541J             | Added nonmagnetic package option to Description and Table 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SLAS541K             | Changed P8.6/XT2OUT and P8.7/XT2IN to I/O in Table 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |





28-Feb-2014

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| MSP430F2416TPM   | ACTIVE | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2416T              | Samples |
| MSP430F2416TPMR  | ACTIVE | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2416T              | Samples |
| MSP430F2416TPN   | ACTIVE | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2416T              | Samples |
| MSP430F2416TPNR  | ACTIVE | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2416T              | Samples |
| MSP430F2416TZQW  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2416T              | Samples |
| MSP430F2416TZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2416T              | Samples |
| MSP430F2417TPM   | ACTIVE | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2417T              | Samples |
| MSP430F2417TPMR  | ACTIVE | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2417T              | Samples |
| MSP430F2417TPN   | ACTIVE | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2417T              | Samples |
| MSP430F2417TPNR  | ACTIVE | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2417T              | Samples |
| MSP430F2417TZQW  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2417T              | Samples |
| MSP430F2417TZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2417T              | Samples |
| MSP430F2418TPM   | ACTIVE | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2418T              | Samples |
| MSP430F2418TPMR  | ACTIVE | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2418T              | Samples |
| MSP430F2418TPN   | ACTIVE | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2418T              | Samples |



28-Feb-2014

| Orderable Device | Status | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Sample |
|------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|--------|
| MSP430F2418TPNR  | ACTIVE | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2418T           | Sample |
| MSP430F2418TZQW  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2418T           | Sample |
| MSP430F2418TZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2418T           | Sample |
| MSP430F2419TPM   | ACTIVE | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2419T           | Sample |
| MSP430F2419TPMR  | ACTIVE | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2419T           | Sample |
| MSP430F2419TPN   | ACTIVE | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2419T           | Sample |
| MSP430F2419TPNR  | ACTIVE | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2419T           | Sample |
| MSP430F2419TZQW  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2419T           | Sample |
| MSP430F2419TZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2419T           | Sample |
| MSP430F2616TPM   | ACTIVE | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2616T           | Sample |
| MSP430F2616TPMR  | ACTIVE | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2616T           | Sample |
| MSP430F2616TPN   | ACTIVE | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2616T           | Sample |
| MSP430F2616TPNR  | ACTIVE | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 105   | M430F2616T           | Sample |
| MSP430F2616TZQW  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2616T           | Sample |
| MSP430F2616TZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2616T           | Sample |



28-Feb-2014

| Orderable Device | Status (1) | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Sample |
|------------------|------------|----------------------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|--------|
| MSP430F2617TPM   | ACTIVE     | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2617T              | Sample |
| MSP430F2617TPMR  | ACTIVE     | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2617T              | Sample |
| MSP430F2617TPN   | ACTIVE     | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2617T              | Sample |
| MSP430F2617TPNR  | ACTIVE     | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2617T              | Sample |
| MSP430F2617TZQW  | ACTIVE     | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 105   | M430F2617T              | Sample |
| MSP430F2617TZQWR | ACTIVE     | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 105   | M430F2617T              | Sample |
| MSP430F2618TPM   | ACTIVE     | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2618T              | Sampl  |
| MSP430F2618TPMR  | ACTIVE     | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2618T              | Sampl  |
| MSP430F2618TPN   | ACTIVE     | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2618T              | Sampl  |
| MSP430F2618TPNR  | ACTIVE     | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2618T              | Sample |
| MSP430F2618TZQW  | ACTIVE     | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 105   | M430F2618T              | Sample |
| MSP430F2618TZQWR | ACTIVE     | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU               | Level-3-260C-168 HR | -40 to 105   | M430F2618T              | Sample |
| MSP430F2619TPM   | ACTIVE     | LQFP                       | PM                 | 64   | 160            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2619T<br>REV #     | Sample |
| MSP430F2619TPMR  | ACTIVE     | LQFP                       | PM                 | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2619T<br>REV #     | Sampl  |
| MSP430F2619TPN   | ACTIVE     | LQFP                       | PN                 | 80   | 119            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2619T              | Sampl  |
| MSP430F2619TPNR  | ACTIVE     | LQFP                       | PN                 | 80   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR | -40 to 105   | M430F2619T              | Sampl  |



#### PACKAGE OPTION ADDENDUM

28-Feb-2014

| Orderable Device | Status | Package Type               | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|----------------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| MSP430F2619TZQW  | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2619T           | Samples |
| MSP430F2619TZQWR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQW                | 113  | 2500           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-3-260C-168 HR | -40 to 105   | M430F2619T           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

28-Feb-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF MSP430F2618:

● Enhanced Product: MSP430F2618-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

PACKAGE MATERIALS INFORMATION

www.ti.com 7-Nov-2013

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type                  | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|----------------------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| MSP430F2416TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2416TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2416TZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F2417TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2417TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2417TZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F2418TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2418TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2418TZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F2419TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2419TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2419TZQWR | BGA MI                           | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 7-Nov-2013

| Device           | Package<br>Type                  | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|----------------------------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|                  | CROSTA<br>R JUNI<br>OR           |                    |      |      |                          |                          |            |            |            |            |           |                  |
| MSP430F2616TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2616TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2616TZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F2617TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2617TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2617TZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F2618TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2618TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2618TZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |
| MSP430F2619TPMR  | LQFP                             | PM                 | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 2.1        | 16.0       | 24.0      | Q2               |
| MSP430F2619TPNR  | LQFP                             | PN                 | 80   | 1000 | 330.0                    | 24.4                     | 15.0       | 15.0       | 2.1        | 20.0       | 24.0      | Q2               |
| MSP430F2619TZQWR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQW                | 113  | 2500 | 330.0                    | 16.4                     | 7.3        | 7.3        | 1.5        | 12.0       | 16.0      | Q1               |



www.ti.com 7-Nov-2013



\*All dimensions are nomina

| Device           | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F2416TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2416TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2416TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F2417TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2417TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2417TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F2418TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2418TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2418TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F2419TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2419TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2419TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F2616TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2616TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2616TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F2617TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2617TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 7-Nov-2013

| Device           | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| MSP430F2617TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F2618TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2618TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2618TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |
| MSP430F2619TPMR  | LQFP                    | PM              | 64   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2619TPNR  | LQFP                    | PN              | 80   | 1000 | 367.0       | 367.0      | 45.0        |
| MSP430F2619TZQWR | BGA MICROSTAR<br>JUNIOR | ZQW             | 113  | 2500 | 336.6       | 336.6      | 28.6        |

# ZQW (S-PBGA-N113)

### PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-225
- D. This is a Pb-free solder ball design.

MicroStar Junior is a trademark of Texas Instruments.



#### PM (S-PQFP-G64)

#### PLASTIC QUAD FLATPACK

1



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026
- D. May also be thermally enhanced plastic with leads connected to the die pads.

#### PN (S-PQFP-G80)

#### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>